September 2012 # FOD8316 # 2.5A Output Current, IGBT Drive Optocoupler with Desaturation Detection and Isolated Fault Sensing #### **Features** - High Noise Immunity characterized by common mode rejection - 35kV/µs Minimum Common Mode Rejection (Vcm = 1500Vpk) - 2.5A peak output current driving capability for most 1200V/150A IGBT - Optically isolated fault sensing feedback - "Soft" IGBT turn-off - Built-in IGBT protection - Desaturation detection - Under voltage lockout protection - 1,414V (peak) working voltage rating - 8,000V (peak) transient isolation voltage rating - Wide supply voltage range from 15V to 30V - Use of P-Channel MOSFETs at output stage enables output voltage swing close to the supply rail (rail-to-rail output) - 3.3V/5V, CMOS/TTL compatible inputs - High Speed - 500ns max. propagation delay over full operating temperature range - Extended industrial temperate range, -40°C to 100°C temperature range - Safety and regulatory - UL1577, 4,243 V<sub>RMS</sub> for 1 min. - DIN EN/IEC 60747-5-5 - $\blacksquare$ R<sub>DS(ON)</sub> of 1 $\Omega$ (typ.) offers lower power dissipation - User configurable: inverting, non-inverting, auto-reset, auto-shutdown - 8mm creepage and clearance distances # **Applications** - Industrial inverter - Induction heating - Isolated IGBT drive ## **Description** The FOD8316 is an advanced 2.5A Output Current IGBT Drive Optocoupler, capable of driving most 1200V/150A IGBTs. It is ideally suited for fast switching driving of power IGBTs and MOSFETs used in motor control inverter applications and high performance power systems. It offers critical protection features necessary for preventing fault conditions that lead to destructive thermal runaway of IGBTs. It utilizes Fairchild's patented coplanar packaging technology, Optoplanar<sup>®</sup>, and optimized IC design to achieve high noise immunity, characterized by high common mode rejection and power supply rejection specifications. It consists of an integrated gate drive optocoupler featuring low $R_{DS(ON)}$ CMOS transistors to drive the IGBT from rail to rail and an integrated high speed isolated feedback for fault sensing. The device is housed in a compact 16-pin small outline plastic package which meets the 8mm creepage and clearance requirements. # **Truth Table** | V <sub>IN+</sub> | V <sub>IN</sub> _ | UVLO<br>(V <sub>DD2</sub> – V <sub>E</sub> ) | DESAT<br>Detected? | FAULT | Vo | |------------------|-------------------|----------------------------------------------|--------------------|-------|------| | Х | X | Active | X | X | Low | | Х | X | X | Yes | Low | Low | | Low | X | X | X | X | Low | | Х | High | X | X | X | Low | | High | Low | Not Active | No | High | High | # **Pin Definitions** | Pin # | Name | Description | | | |-------|--------------------|---------------------------------------------|--|--| | 1 | V <sub>IN+</sub> | Non inverting gate drive control input | | | | 2 | V <sub>IN</sub> _ | Inverting gate drive control input | | | | 3 | V <sub>DD1</sub> | Positive input supply voltage (3V to 5.5V) | | | | 4 | GND1 | Input ground | | | | 5 | RESET | FAULT reset input | | | | 6 | FAULT | Fault output (open drain) | | | | 7 | V <sub>LED1+</sub> | LED 1 anode (must be left unconnected) | | | | 8 | V <sub>LED1-</sub> | LED 1 cathode (must be connected to ground) | | | | 9 | V <sub>SS</sub> | Output supply voltage (negative) | | | | 10 | V <sub>SS</sub> | Output supply voltage (negative) | | | | 11 | V <sub>O</sub> | Gate drive output voltage | | | | 12 | V <sub>S</sub> | Source of pull-up PMOS transistor | | | | 13 | V <sub>DD2</sub> | Positive output supply voltage | | | | 14 | DESAT | Desaturation voltage input | | | | 15 | V <sub>LED2+</sub> | LED 2 anode (must be left unconnected) | | | | 16 | V <sub>E</sub> | Output Supply Voltage/IGBT Emitter | | | \*Pin 8 ( $V_{LED1-}$ ) is internally connected to Pin 4 (GND1). # **Safety and Insulation Ratings** As per DIN EN/IEC 60747-5-5. This optocoupler is suitable for "safe electrical insulation" only within the safety limit data. Compliance with the safety ratings shall be ensured by means of protective circuits. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|------|-------------------| | | Installation Classifications per DIN VDE 0110/1.89 Table 1 | | | | | | | For Rated Mains Voltage < 150Vrms | | I–IV | | | | | For Rated Mains Voltage < 300Vrms | | I–IV | | | | | For Rated Mains Voltage < 450Vrms | | I–IV | | | | | For Rated Mains Voltage < 600Vrms | | I–IV | | | | | For Rated Mains Voltage < 1000Vrms | | I–III | | | | | Climatic Classification | | 40/100/21 | | | | | Pollution Degree (DIN VDE 0110/1.89) | | 2 | | | | CTI | Comparative Tracking Index | 175 | | | | | V <sub>PR</sub> | Input to Output Test Voltage, Method b, $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with tm = 1 sec., Partial Discharge < 5pC | 2651 | | | V <sub>peak</sub> | | | Input to Output Test Voltage, Method a, V <sub>IORM</sub> x 1.5 = V <sub>PR</sub> , Type and Sample Test with tm = 60 sec.,Partial Discharge < 5 pC | 2121 | | | V <sub>peak</sub> | | V <sub>IORM</sub> | Max Working Insulation Voltage | 1,414 | | | V <sub>peak</sub> | | V <sub>IOTM</sub> | Highest Allowable Over Voltage | 8000 | | | V <sub>peak</sub> | | | External Creepage | 8 | | | mm | | | External Clearance | 8 | | | mm | | | Insulation Thickness | 0.5 | | | mm | | | Safety Limit Values – Maximum Values Allowed in the<br>Event of a Failure | | | | | | T <sub>Case</sub> | Case Temperature | 150 | | | °C | | P <sub>S,INPUT</sub> | Input Power | 100 | | | mW | | P <sub>S,OUTPUT</sub> | Output Power | 600 | | | mW | | R <sub>IO</sub> | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500V | 10 <sup>9</sup> | | | Ω | # Absolute Maximum Ratings (T<sub>A</sub> = 25°C unless otherwise specified) Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Value | Units | |-----------------------------------------------|----------------------------------------------------|--------------------------------------------------|-------| | T <sub>STG</sub> | Storage Temperature | -40 to +125 | °C | | T <sub>OPR</sub> | Operating Temperature | -40 to +100 | °C | | T <sub>J</sub> | Junction Temperature | -40 to +125 | °C | | T <sub>SOL</sub> | Lead Wave Solder Temperature (no solder immersion) | 260 for 10 sec | °C | | | Refer to page 27 for reflow temperature profile. | | | | I <sub>FAULT</sub> | Fault Output Current | 15 | mA | | I <sub>O(PEAK)</sub> | Peak Output Current <sup>(1)</sup> | 3 | А | | V <sub>E</sub> -V <sub>SS</sub> | Negative Output Supply Voltage <sup>(2)</sup> | 0 to 15 | V | | $V_{DD2} - V_{E}$ | Positive Output Supply Voltage | -0.5 to 35 – (V <sub>E</sub> – V <sub>SS</sub> ) | V | | V <sub>O(peak)</sub> | Gate Drive Output Voltage | -0.5 to 35 | V | | $V_{DD2} - V_{SS}$ | Output Supply Voltage | -0.5 to 35 | V | | V <sub>DD1</sub> | Positive Input Supply Voltage | -0.5 to 6 | V | | $V_{IN+}, V_{IN-}$ and $V_{\overline{RESET}}$ | Input Voltages | -0.5 to V <sub>DD1</sub> | V | | V <sub>FAULT</sub> | Fault Pin Voltage | -0.5 to V <sub>DD1</sub> | V | | V <sub>S</sub> | Source of Pull-up PMOS Transistor Voltage | V <sub>SS</sub> + 6.5 to V <sub>DD2</sub> | V | | V <sub>DESAT</sub> | DESAT Voltage | V <sub>E</sub> to V <sub>E</sub> + 11 | V | | PDI | Input Power Dissipation <sup>(3)(5)</sup> | 100 | mW | | PD <sub>O</sub> | Output Power Dissipation <sup>(4)(5)</sup> | 600 | mW | #### Notes: - 1. Maximum pulse width = 10µs, maximum duty cycle = 0.2%. - 2. This negative output supply voltage is optional. It's only needed when negative gate drive is implemented. Refer to "Dual Supply Operation Negative Bias at Vss" on page 23. - 3. No derating required across temperature range. - 4. Derate linearly above 64°C, free air temperature at a rate of 10.2mW/°C - 5. Functional operation under these conditions is not implied. Permanent damage may occur if the device is subjected to conditions outside these ratings. # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Min. | Max. | Unit | |--------------------|-----------------------------------------------|-----------------------|-----------------------|------| | T <sub>A</sub> | Ambient Operating Temperature | -40 | +100 | °C | | V <sub>DD1</sub> | Input Supply Voltage <sup>(6)</sup> | 3 | 5.5 | V | | $V_{DD2} - V_{SS}$ | Total Output Supply Voltage | 15 | 30 | V | | $V_E - V_{SS}$ | Negative Output Supply Voltage | 0 | 15 | V | | $V_{DD2} - V_{E}$ | Positive Output Supply Voltage <sup>(6)</sup> | 15 | $30 - (V_E - V_{SS})$ | V | | V <sub>S</sub> | Source of Pull-up PMOS Transistor Voltage | V <sub>SS</sub> + 7.5 | $V_{DD2}$ | V | ## Note: 6. During power up or down, it is important to ensure that VIN+ remains low until both the input and output supply voltages reaches the proper recommended operating voltages to avoid any momentary instability at the output state. See also the discussion in the "Time to Good Power" section on page 23. ## **Isolation Characteristics** Apply over all recommended conditions, typical value is measured at T<sub>A</sub> = 25°C | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|-----------------------------------|-----------------------------------------------------------------------------------------|-------|------------------|------|------------------| | V <sub>ISO</sub> | Input-Output Isolation<br>Voltage | $T_A = 25$ °C, R.H.< 50%, t = 1.0min, $I_{I-O} \le 10\mu A$ , 50Hz <sup>(7)(8)(9)</sup> | 4,243 | | | V <sub>RMS</sub> | | R <sub>ISO</sub> | Isolation Resistance | $V_{I-O} = 500V^{(7)}$ | | 10 <sup>11</sup> | | Ω | | C <sub>ISO</sub> | Isolation Capacitance | V <sub>I-O</sub> = 0V, Freq = 1.0MHz <sup>(7)</sup> | | 1 | | pF | #### Notes: - 7. Device is considered a two terminal device: Pins 1 to 8 are shorted together and Pins 9 to 16 are shorted together. - 8. 4,243 VRMS for 1 minute duration is equivalent to 5,091 VRMS for 1 second duration. - 9. The Input-Output Isolation Voltage is a dielectric voltage rating as per UL1577. It should not be regarded as an input-output continuous voltage rating. For the continuous working voltage rating refer to your equipment level safety specification or DIN EN/IEC 60747-5-5 Safety and Insulation Ratings Table. #### **Electrical Characteristics** Apply over all recommended conditions, typical value is measured at $V_{DD1} = 5V$ , $V_{DD2} - V_{SS} = 30V$ , $V_E - V_{SS} = 0V$ , $V_A = 25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Figure | |----------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|-----------------------|-----------------------|-------|-------|----------| | V <sub>IN+L</sub> , V <sub>IN-L</sub> ,<br>V <sub>RESETL</sub> | Logic Low Input Voltages | | | | 0.8 | V | | | V <sub>IN+H</sub> , V <sub>IN-H</sub> ,<br>V <sub>RESETH</sub> | Logic High Input Voltages | | 2.0 | | | V | | | I <sub>IN+L</sub> , I <sub>IN-L</sub> ,<br>I <sub>RESETL</sub> | Logic Low Input Currents | V <sub>IN</sub> = 0.4V | -0.5 | -0.001 | | mA | | | IFAULTL | FAULT Logic Low Output Current | V <sub>FAULT</sub> = 0.4V | 5.0 | 12.0 | | mA | 1, 32 | | I <sub>FAULTH</sub> | FAULT Logic High Output Current | V <sub>FAULT</sub> = V <sub>DD1</sub> | -40 | 0.002 | | μA | 32 | | I <sub>OH</sub> | High Level Output Current | $V_O = V_{DD2} - 3V$ | -1 | -3 | | А | 2, 7, 33 | | | | $V_{O} = V_{DD2} - 6V^{(10)}$ | -2.5 | | | А | | | I <sub>OL</sub> | Low Level Output Current | $V_O = V_{SS} + 3V$ | 1 | 3 | | А | 3, 34 | | | | $V_{O} = V_{SS} + 6V^{(11)}$ | 2.5 | | | А | | | I <sub>OLF</sub> | Low Level Output Current During Fault Condition | V <sub>O</sub> - V <sub>SS</sub> = 14V | 90 | 185 | 230 | mA | 4, 38 | | V <sub>OH</sub> | High Level Output Voltage | $I_O = -100 \text{mA}^{(12)(13)(14)}$ | V <sub>S</sub> – 1.0V | V <sub>S</sub> - 0.5V | | V | 5, 7, 35 | | V <sub>OL</sub> | Low Level Output Voltage | I <sub>O</sub> = 100mA | | 0.1 | 0.5 | V | 6, 8, 35 | | I <sub>DD1H</sub> | High Level Supply Current | $V_{IN+} = V_{DD1} = 5.5V,$<br>$V_{IN-} = 0V$ | | 14 | 17 | mA | 9, 36 | | I <sub>DD1L</sub> | Low Level Supply Current | $V_{IN+} = V_{IN-} = 0V,$<br>$V_{DD1} = 5.5V$ | | 2 | 3 | mA | | | I <sub>DD2H</sub> | High Level Output Supply Current | V <sub>O</sub> = Open <sup>(14)</sup> | | 1 | 3 | mA | 10, 11, | | I <sub>DD2L</sub> | Low Level Output Supply Current | V <sub>O</sub> = Open | | 0.8 | 2.8 | mA | 37 | | I <sub>SH</sub> | High Level Source Current | I <sub>O</sub> = 0mA | | 0.65 | 1.5 | mA | 37 | | I <sub>SL</sub> | Low Level Source Current | I <sub>O</sub> = 0mA | | 0.6 | 1.4 | mA | 37 | | I <sub>EL</sub> | V <sub>E</sub> Low Level Supply Current | | -0.5 | -0.2 | | mA | 13, 37 | | I <sub>EH</sub> | V <sub>E</sub> High Level Supply Current | | -0.5 | -0.25 | | mA | | | I <sub>CHG</sub> | Blanking Capacitor Charge<br>Current | $V_{DESAT} = 2V^{(14)(15)}$ | -0.13 | -0.25 | -0.37 | mA | 12, 38 | | I <sub>DSCHG</sub> | Blanking Capacitor<br>Discharge Current | V <sub>DESAT</sub> = 7V | 10 | 36 | | mA | 38 | ## **Electrical Characteristics** (Continued) Apply over all recommended conditions, typical value is measured at $V_{DD1} = 5V$ , $V_{DD2} - V_{SS} = 30V$ , $V_E - V_{SS} = 0V$ , $V_A = 25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Figure | |---------------------|-----------------------------------------------|--------------------------------------------|------|------|------|-------|---------| | V <sub>UVLO+</sub> | Under Voltage Lockout | V <sub>O</sub> > 5V @ 25°C | | 11.5 | 13.5 | V | 15, 29, | | V <sub>UVLO-</sub> | Threshold <sup>(14)</sup> | V <sub>O</sub> < 5V @ 25°C | 9 | 10 | | V | 39 | | UVLO <sub>HYS</sub> | Under Voltage Lockout<br>Threshold Hysteresis | @ 25°C | 0.4 | 1.5 | | V | | | V <sub>DESAT</sub> | DESAT Threshold <sup>(14)</sup> | $V_{DD2} - V_E > V_{ULVO-},$<br>$V_O < 5V$ | 6.0 | 7.0 | 9.0 | V | 16, 38 | #### Notes: - 10. Maximum pulse width = 10µs, maximum duty cycle = 0.2%. - 11. Maximum pulse width = 4.99ms, maximum duty cycle = 99.8%. - 12. V<sub>OH</sub> is measured with the DC load current in this testing (Maximum pulse width = 1ms, Maximum duty cycle = 20%). When driving capacitive loads, V<sub>OH</sub> will approach V<sub>DD</sub> as I<sub>OH</sub> approaches zero units. - 13. Positive Output supply voltage $(V_{DD2} V_E)$ should be at least 15V. This is to ensure adequate margin in excess of the maximum Under Voltage Lockout Threshold $V_{UVLO+}$ of 13.5V. - 14. When V<sub>DD2</sub> V<sub>E</sub> > V<sub>UVLO</sub> and output state V<sub>O</sub> of the FOD8316 is allowed to go high, the DESAT detection feature will be active and will provide the primary source of IGBT protection. UVLO is needed to ensure DESAT detection is functional. - 15. The blanking time, $t_{BLANK}$ is adjustable by an external capacitor ( $C_{BLANK}$ ) where $t_{BLANK} = C_{BLANK} * (V_{DESAT}/I_{CHG})$ # **Switching Characteristics** Apply over all recommended conditions, typical value is measured at $V_{DD1} = 5V$ , $V_{DD2} - V_{SS} = 30V$ , $V_E - V_{SS} = 0V$ , $V_A = 25$ °C unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Figure | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|------|------|-------|--------------------| | t <sub>PHL</sub> | Propagation Delay Time to Logic Low Output <sup>(17)</sup> | Rg = $10\Omega$ , Cg = $10nF$ ,<br>f = $10kHz$ , | | 300 | 500 | ns | 17, 18,<br>19, 20, | | t <sub>PLH</sub> | Propagation Delay Time to Logic High Output <sup>(18)</sup> | Duty Cycle = 50% <sup>(16)</sup> | | 250 | 500 | ns | 21, 22,<br>40, 48 | | PWD | Pulse Width Distortion,<br> t <sub>PHL</sub> - t <sub>PLH</sub> <sup>(19)</sup> | | | 50 | 300 | ns | | | PDD Skew | Propagation Delay Difference<br>Between Any Two Parts or<br>Channels, ( t <sub>PHL</sub> - t <sub>PLH</sub> ) <sup>(20)</sup> | | -350 | | 350 | ns | | | t <sub>R</sub> | Output Rise Time (10% – 90%) | | | 34 | | ns | 40, 48 | | t <sub>F</sub> | Output Fall Time (90% – 10%) | | | 34 | | ns | | | t <sub>DESAT(90%)</sub> | DESAT Sense to 90% V <sub>O</sub> Delay <sup>(21)</sup> | Rg = $10\Omega$ , Cg = $10$ nF, | | 850 | 3/1 | ns | 23, 41 | | t <sub>DESAT(10%)</sub> | DESAT Sense to 10% V <sub>O</sub> Delay <sup>(21)</sup> | $V_{DD2} - V_{SS} = 30V$ | | 2 | 3 | μs | 24, 26,<br>27, 41 | | t <sub>DESAT(FAULT)</sub> | DESAT Sense to Low Level FAULT Signal Delay <sup>(22)</sup> | | | 1.8 | 5 | μs | 25, 41,<br>49 | | t <sub>DESAT(LOW)</sub> | DESAT Sense to DESAT Low<br>Propagation Delay <sup>(23)</sup> | | | 850 | | ns | 41 | | t <sub>RESET(FAULT)</sub> | RESET to High Level FAULT Signal Delay <sup>(24)</sup> | 1 | 3 | 6 | 20 | μs | 28, 42,<br>49 | | PW <sub>RESET</sub> | RESET Signal Pulse Width | 1 | 1.2 | | | μs | | | t <sub>UVLO</sub> ON | UVLO Turn On Delay <sup>(25)</sup> | V <sub>DD2</sub> = 20V in | | 4 | | μs | 29, 43 | | t <sub>UVLO OFF</sub> | UVLO Turn Off Delay <sup>(26)</sup> | 1.0ms Ramp | | 3 | | μs | 1 | ## **Switching Characteristics** (Continued) Apply over all recommended conditions, typical value is measured at $V_{DD1} = 5V$ , $V_{DD2} - V_{SS} = 30V$ , $V_E - V_{SS} = 0V$ , $V_A = 25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Figure | |-----------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|---------------| | t <sub>GP</sub> | Time to Good Power <sup>(27)</sup> | V <sub>DD2</sub> = 0 to 30V in<br>10µs Ramp | | 30 | | μs | 30, 31,<br>43 | | CM <sub>H</sub> | Common Mode Transient<br>Immunity at Output High | $T_A = 25^{\circ}\text{C}, V_{DD1} = 5\text{V}, \\ V_{DD2} = 25\text{V}, \\ V_{SS} = \text{Ground}, \\ V_{CM} = 1500\text{Vpk}^{(28)}$ | 35 | 50 | | kV/µs | 45, 46 | | CM <sub>L</sub> | Common Mode Transient<br>Immunity at Output Low | $T_A = 25^{\circ}C, V_{DD1} = 5V,$<br>$V_{DD2} = 25V,$<br>$V_{SS} = Ground,$<br>$V_{CM} = 1500Vpk^{(29)}$ | 35 | 50 | | kV/μs | 44, 47 | #### Notes: - 16. This load condition approximates the gate load of a 1200 V/150A IGBT. - 17. $t_{PHL}$ propagation delay is measured from the 50% level on the falling edge of the input pulse( $V_{IN+}$ , $V_{IN-}$ ) to the 50% level of the falling edge of the $V_O$ signal. Refer to Figure 48. - 18. $t_{PHL}$ propagation delay is measured from the 50% level on the rising edge of the input pulse ( $V_{IN+}$ , $V_{IN-}$ ) to the 50% level of the rising edge of the $V_O$ signal. Refer to Figure 48. - 19. PWD is defined as | t<sub>PHL</sub> t<sub>PLH</sub> | for any given device. - 20. The difference between t<sub>PHL</sub> and t<sub>PLH</sub> between any two FOD8316 parts under same operating conditions, with equal loads. - 21. This is the amount of time the DESAT threshold must be exceeded before V<sub>O</sub> begins to go low. This is supply voltage dependent. See Figure 49. - 22. This is the amount of time from when the DESAT threshold is exceeded, until the FAULT output goes low. See Figure 49. - 23. This is the amount of time the DESAT threshold must be exceeded before V<sub>O</sub> begins to go low, and the FAULT output to go low. See Figure 49. - 24. This is the amount of time from when RESET is asserted low, until FAULT output goes high. See Figure 49. - 25. $t_{UVLO\;ON}$ UVLO Turn On Delay is measured from $V_{UVLO+}$ threshold voltage of the output supply voltage ( $V_{DD2}$ ) to the 5V level of the rising edge of the $V_O$ signal. - 26. $t_{UVLO\ OFF}$ UVLO Turn Off Delay is measured from $V_{UVLO\_}$ threshold voltage of the output supply voltage ( $V_{DD2}$ ) to the 5V level of the falling edge of the $V_O$ signal. - 27. $t_{GP}$ Time to Good Power is measured from 13.5V level of the rising edge of the output supply voltage ( $V_{DD2}$ ) to the 5V level of the rising edge of the $V_{O}$ signal. - 28. Common mode transient immunity at output high state is the maximum tolerable negative dVCM/dt on the trailing edge of the common mode pulse, $V_{CM}$ , to assure that the output will remain in the high state (i.e., $V_O > 15$ V or FAULT > 2 V). - 29.Common mode transient immunity at output low state is the maximum positive tolerable dVCM/dt on the leading edge of the common mode pulse, $V_{CM}$ , to assure that the output will remain in a low state (i.e., $V_{O}$ < 1.0 V or FAULT < 0.8 V). # **Typical Performance Characteristics** Figure 1. Fault Logic Low Output Current (IFAULTL) vs. Fault Logic Low Output Voltage (VFAULTL) VDD1 = 5V VIN+ = 5V VIN+ = 5V ILED2+ = 10mA TA = 25°C VFAULTL - FAULT VOLTAGE (V) Vo – OUTPUT VOLTAGE (V) Figure 15. Under Voltage Lockout Threshold (V<sub>UVLO</sub>) Figure 17. Propagation Delay (tp) vs. Temperature Figure 14. Source Current (I<sub>S</sub>) vs. Output Current (I<sub>O</sub>) Figure 16. DESAT Threshold (V<sub>DESAT</sub>) vs. Temperature Figure 18. Propagation Delay (t<sub>p</sub>) vs. Supply Voltage (V<sub>DD2</sub>) Figure 19. Propagation Delay Time to Logic High Output (t<sub>PLH</sub>) vs. Temperature 0.45 $V_{DD2} - V_{SS} = 30V$ f = 10kHz 50% Duty Cycle R<sub>L</sub> = 10 $\Omega$ , C<sub>L</sub> = 10nF - PROPAGATION DELAY (µs) 0.30 V<sub>DD1</sub> = 4.5V V<sub>DD1</sub> = 5.0V $V_{\text{DD1}} = 5.5 V$ -20 20 40 60 80 100 T<sub>A</sub> – TEMPERATURE (°C) Figure 20. Propagation Delay Time to Logic Low Output (t<sub>PHL</sub>) vs. Temperature Figure 21. Propagation Delay (tp) vs. Load Capacitance (CL) Figure 22. Propagation Delay (tp) vs. Load Resistance (RL) Figure 23. DESAT Sense to 90% V<sub>O</sub> (t<sub>DESAT(90%)</sub>) Figure 24. DESAT Sense to 10% V<sub>O</sub> Delay (t<sub>DESAT(10%)</sub>) vs. Temperature Figure 25. DESAT Sense to Low Fault Signal Delay (t<sub>DESAT(FAULT)</sub>) vs. Temperature Figure 26. DESAT Sense to 10% V<sub>O</sub> Delay (t<sub>DESAT(10%)</sub>) vs. Load Capacitance (C<sub>I</sub>) Figure 27. DESAT Sense to 10% V<sub>O</sub> Delay (t<sub>DESAT(10%)</sub>) vs. Load Resistance (R<sub>L</sub>) Figure 28. RESET to High Level FAULT Signal Delay (treset(FAULT)) vs. Temperature Figure 29. Under Voltage Lockout Threshold Delay (t<sub>UVLO</sub>) vs. Temperature Figure 30. Time to Good Power (t<sub>GP</sub>) vs. Supply Voltage (V<sub>DD2</sub>) Figure 31. Time to Good Power (t<sub>GP</sub>) vs. Temperature ## **Test Circuits** \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 32. Fault Output Current ( $I_{\overline{FAULT}L}$ ) and ( $I_{\overline{FAULT}H}$ ) Test Circuit Figure 33. High Level Output Current (I<sub>OH</sub>) Test Circuit \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 34. Low Level Output Current (I<sub>OL</sub>) Test Circuit Figure 35. High Level (V<sub>OH</sub>) and Low Level (V<sub>OL</sub>) Output Voltage Test Circuit Figure 36. High Level (I<sub>DD1H</sub>) and Low Level (I<sub>DD1L</sub>) Supply Current Test Circuit Figure 37. High Level ( $I_{DD2H}$ ), Low Level ( $I_{DD2L}$ ) Output Supply Current, High Level ( $I_{SH}$ ), Low Level ( $I_{SL}$ ) Source Current, $V_E$ High Level ( $I_{EH}$ ), and $V_E$ Low Level ( $I_{EL}$ ) Supply Current Test Circuit \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 38. Low Level Output Current During Fault Conditions (I<sub>OLF</sub>), Blanking Capacitor Charge Current (I<sub>CHG</sub>), Blanking Capacitor Discharging Current (I<sub>DSCHG</sub>) and DESAT Threshold (V<sub>DESAT</sub>) Test Circuit \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 39. Under Voltage Lockout Threshold (V<sub>UVLO</sub>) Test Circuit \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 40. Propagation Delay ( $t_{PLH}$ , $t_{PHL}$ ), Pulse Width Distortion (PWD), Rise Time ( $t_R$ ) and Fall Time ( $t_F$ ) Test Circuit \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). $\textbf{Figure 41. DESAT Sense } (t_{DESAT(90\%)}, t_{DESAT(10\%)}), \textbf{DESAT Fault } (t_{DESAT(\overline{FAULT})}), \textbf{and } (t_{DESAT(LOW)}) \textbf{Test Circuit }$ \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 42. Reset Delay (t<sub>RESET</sub>(FAULT)) Test Circuit \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 43. Under Voltage Lockout Delay ( $t_{UVLO}$ ) and Time to Good Power ( $t_{GP}$ ) Test Circuit Figure 44. Common Mode Low (CM<sub>L</sub>) Test Circuit @ LED1 Off Figure 45. Common Mode High (CM $_{ m H}$ ) Test Circuit @ LED1 On \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 46. Common Mode High (CM<sub>H</sub>) Test Circuit @ LED2 Off \*Pin 8 (V<sub>LED1-</sub>) is internally connected to pin 4 (GND1). Figure 47. Common Mode Low (CM<sub>L</sub>) Test Circuit @ LED2 On # **Timing Diagrams** Figure 48. Propagation Delay (t<sub>PLH</sub>, t<sub>PHL</sub>), Rise Time (t<sub>R</sub>) and Fall Time (t<sub>F</sub>) Timing Diagram Figure 49. Definitions for Fault Reset Input (RESET), Desaturation Voltage Input (DESAT), Output Voltage (V<sub>O</sub>) and Fault Output (FAULT) Timing Waveforms ## **Application Information** Figure 50. Recommended Application Circuit #### **Functional Description** The typical application circuit is shown in Figure 50 and the functional behavioral of the FOD8316 is illustrated by the detailed internal schematic shown in Figure 51. This helps explain the interaction and sequence of internal and external signals, together with the timing diagrams. ## 1. Non-Inverting and Inverting Inputs There are two CMOS/TTL compatible inputs, $V_{IN+}$ and $V_{IN-}$ to control the IGBT, in non-inverting and inverting configurations respectively. When $V_{IN-}$ is set to low, $V_{IN+}$ controls the driver output, $V_O$ , in non-inverting configuration. When $V_{IN+}$ is set to high, $V_{IN-}$ controls the driver output in inverting configuration. The relationship between the inputs and output are illustrated in the Figure 52. During normal operation, when no fault is detected, the FAULT output, which is an open-drain configuration, will be latched to high state. This allows the gate driver to be controlled by the input logic signal. When a fault is detected, the $\overline{\text{FAULT}}$ output will be latched to low state. This condition will remain until the $\overline{\text{RESET}}$ pin is also pulled low for a period longer than $\overline{\text{PW}}_{\overline{\text{RESET}}}$ . While setting the $\overline{\text{RESET}}$ pin to a low state, the input pins must be pulled to low to ensure an output state (V<sub>IN+</sub> is low or V<sub>IN-</sub> is high). Figure 51. Detailed Internal Schematic #### 2. Gate Driver Output A pair of PMOS and NMOS transistors made up the output driver stage, which facilitates close to rail-to-rail output swing. This feature allows a tight control of gate voltage during on-state and short circuit condition. The output driver is typically capable of sinking 2A and sourcing 2A at room temperature. Due to the low RDS $_{(ON)}$ of the MOSFETs, the power dissipation is reduced as compared to those bipolar-type driver output stages. The absolute maximum rating of the output peak current, $I_{O(PEAK)}$ is 3A, thus the careful selection of the gate resistor, Rg, is required to limit the short circuit current of the IGBT. As shown in Figure 51, the gate driver output is influenced by signals from the photodetector circuitry, the UVLO comparator and the DESAT signals. Under no fault condition, normal operation resumes while the supply voltage is above the UVLO threshold, the output of the photodetector will drive the MOSFETs of the output stage. The logic circuitry of the output stage will ensure that the push-pull devices will never be turned "ON" simultaneously. When the output of the photodetector is high, the output, $V_O$ will be pulled to high state by turning on the PMOS. When the output of the photodetector is low, $V_O$ will be pulled to low state by turning on the NMOS. When $V_{DD2}$ supply goes below $V_{UVLO}$ , which is the designated ULVO threshold at the comparator, $V_O$ will be pulled down to low state regardless of photodetector output. When desaturation is detected, $V_O$ will turn off slowly as it is pulled low by the NMOS<sup>1X</sup> device, the input to the Fault Sense circuitry will be latched to high state and turns on the LED. When $V_O$ goes below 2V, the NMOS<sup>50X</sup> device turns on again, clamping the IGBT gate firmly to $V_{SS}$ . The Fault Sense signal will remain latched in the high state until the LED of the gate driver circuitry turns off. #### 3. Desaturation Protection, FAULT Output Desaturation detection protection ensures the protection of the IGBT at short circuit by monitoring the collector-emitter voltage of the IGBT in the half bridge. When the DESAT voltage goes up and reaches above the threshold voltage, a short circuit condition is detected and the driver output stage will execute a "soft" IGBT turn-off and will be eventually driven low. This sequence is illustrated in Figure 53. The FAULT open-drain output is triggered active low to report a desaturation error. It could only be cleared by activating active low by the external controller to the RESET input. The DESAT fault detector should be disabled for a short time period (blanking time) before the IGBT turns on to allow the collector voltage to fall below DESAT threshold. This blanking period protects against false trigger of the DESAT while the IGBT is turning on. #### 4. "Soft" Turn-Off The soft turn-off feature ensures the safe turn off of the IGBT under fault condition. This reduces the voltage spike on the collector of the IGBT. Without this, the IGBT would see a heavy spike on the collector and hence resulting in a permanent damage to the device when it's turned off immediately. #### 5. Under Voltage Lockout Under voltage detection prevents the application of insufficient gate voltage to the IGBT. This could be dangerous, as it would drive the IGBT out of saturation and into the linear operation where the losses are very high and quickly overheated. This feature ensures the proper operating of the IGBTs. The output voltage, $V_{\rm O}$ , remains low irregardless of the inputs as long as the supply voltage, $V_{\rm DD2}-V_{\rm E}$ , is less than $V_{\rm ULVO+}$ . When the supply voltage falls below $V_{\rm ULVO-}$ , $V_{\rm O}$ will go low, as illustrated in Figure 54. #### 6. Time to Good Power At initial power up, the LED is off and the output of the gate driver should be in the low or off state. Sometimes race conditions exist that causes the output to follow the V<sub>D</sub> (assuming V<sub>DD2</sub> and V<sub>E</sub> are connected externally), until all of the circuits in the output IC have stabilized. This condition can result in output transitions or transients that are coupled to the driven IGBT. These transients can cause the high and low side IGBTs to conduct shoot-through current that may result in destructive damage to the power semiconductor devices. Fairchild has introduced an initial turn-on delay which is generally regarded as "time to good power". This delay, typically 30µs, is only present during the initial power-up of the device. Once powered, the "time to good power" delay is determined by the delay of the UVLO circuitry. If the LED is "ON" during the initial turn-on activation, low to high transition at the output of the gate driver will only occur 30µs after the V<sub>DD2</sub> power is applied. #### 7. Dual Supply Operation - Negative Bias at Vss The IGBT's off-state noise immunity can be enhanced by providing a negative gate to emitter bias when the IGBT is in the off-state. This static off-state bias can be supplied by connecting a separate negative voltage source between the $V_{\text{E}}$ (pin 16) and $V_{\text{SS}}$ (pin 9 &10). Figure 51 illustrates the two distinct grounds. The primary ground reference is the IGBT's emitter connection - $V_{\text{E}}$ , pin 16. The under-voltage threshold and desaturation voltage detection are referenced to the IGBT's emitter ( $V_{\text{E}}$ ) ground. The recommended application circuit, Figure 50, shows the interconnection of the $V_{DD2}$ and $V_E$ supplies. The IGBT's gate to emitter voltage is the absolute value sum of the $V_{DD2}$ supply and the $V_{SS}$ reverse bias. The negative voltage supply at $V_{SS}$ appears at the gate drive input, $V_O$ , when the FOD8316 is in the low state. When the input drives the output high, the output voltage, $V_{O}$ , will have the potential of the $V_{DD2}$ and $V_{SS}$ . Figure 50 shows the operation with a dual or split power supply. The Vss supply provides the negative gate bias, and $V_{DD2} + V_{SS}$ supplies power to the output IC. The $V_{SS}$ and $V_{DD2}$ supplies require three power supply bypass capacitors. These capacitors provide the low equivalent series resistant (ESR) paths for the instantaneous gate charging and discharging currents. Selecting capacitors with low ESR will optimize the available output current. C3 is a low ESR 1812 style, $10\mu\text{F}$ , multilayer ceramic capacitor. This capacitor is the primary filter for the Vss and $V_{DD2}$ supplies. C1 and C2 are also low ESR capacitors. They provide the primary gate charge and discharge paths. The Schottky diode, D1, is connected between $V_{\text{E}}$ and $V_{\text{SS}}$ to protect against a reverse voltage greater than 0.5V. Figure 52. Input/Output Relationship Figure 53. Timing Relationship Among Desatuation Voltage (DESAT), Fault Output (FAULT) and Fault Reset Input (RESET) Figure 54. Under Voltage Lockout (UVLO) for Output Side # **Ordering Information** | Part Number | Package | Packing Method | |-------------|----------------------------------------|------------------------------------| | FOD8316 | SO 16-Pin | Tube (50 units per tube) | | FOD8316R2 | SO 16-Pin | Tape and Reel (750 units per reel) | | FOD8316V | SO 16-Pin, DIN EN/IEC 60747-5-5 option | Tube (50 units per tube) | | FOD8316R2V | SO 16-Pin, DIN EN/IEC 60747-5-5 option | Tape and reel (750 units per reel) | All packages are lead free per JEDEC: J-STD-020B standard. # **Marking Information** | Definitions | | | | | | |-------------|---------------------------------------------------------------------------------|--|--|--|--| | 1 | Fairchild logo | | | | | | 2 | Device number, e.g., '8316' for FOD8316 | | | | | | 3 | DIN EN/IEC60747-5-5 Option (only appears on component ordered with this option) | | | | | | 4 | Plant code, e.g., 'D' | | | | | | 5 | Last digit year code, e.g., 'B' for 2011 | | | | | | 6 | Two digit work week ranging from '01' to '53' | | | | | | 7 | Lot traceability code | | | | | | 8 | Package assembly code, J | | | | | # **Reflow Profile** | Profile Freature | Pb-Free Assembly Profile | | |-----------------------------------------------------------|--------------------------|--| | Temperature Min. (Tsmin) | 150°C | | | Temperature Max. (Tsmax) | 200°C | | | Time (t <sub>S</sub> ) from (Tsmin to Tsmax) | 60-120 seconds | | | Ramp-up Rate (t <sub>L</sub> to t <sub>P</sub> ) | 3°C/second max. | | | Liquidous Temperature (T <sub>L</sub> ) | 217°C | | | Time (t <sub>L</sub> ) Maintained Above (T <sub>L</sub> ) | 60-150 seconds | | | Peak Body Package Temperature | 260°C +0°C / -5°C | | | Time (t <sub>P</sub> ) within 5°C of 260°C | 30 seconds | | | Ramp-down Rate (T <sub>P</sub> to T <sub>L</sub> ) | 6°C/second max. | | | Time 25°C to Peak Temperature | 8 minutes max. | | # **Package Dimensions** Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. 2Cool™ F-PFS™ AccuPower™ FRFET® AX-CAP™\* Global Power Resource<sup>SM</sup> BitSiC™ GreenBridge™ Build it Now™ Green FPS™ CorePLUS™ Green FPS™ e-Series™ CorePOWER™ Gmax™ CROSSVOLT™ GTO™ CTL™ IntelliMAX™ Current Transfer Logic™ ISOPLANAR™ DEUXPEED<sup>®</sup> Making Small Speakers Sound Louder Dual Cool™ and Better™ Dual Cool™ and Better™ EcoSPARK® MegaBuck™ EfficientMax™ MICROCOUPLER™ ESBC™ MicroFET™ ESBC™ MicroFET™ MicroPak™ MicroPak™ MicroPak2™ Fairchild® MillerDrive™ MotionMax™ FACT Quiet Series™ MotionMax™ FACT® OptoHiT™ FAST® OPTOLOGIC® FastvCore™ OPTOPLANAR® FlashWriter®\* FPS™ PowerTrench® PowerXS™ Programmable Active Droop™ QFET<sup>®</sup> QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM® STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™ System SYSTEM GENERAL®\* The Power Franchise® p wer franchise TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyPWIre™ TranSiC™ TriFault Detect™ TriFault Detect™ TRUECURRENT®\* μSerDes™ SerDes\* UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™ \* Trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Definition of Terms | | | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Datasheet Identification | Product Status | Definition | | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 162