|                                                                                     |     |                                   |                |             |                 |                 |                                                                                                                                  | R | EVISI | ONS |     |       |     |        |                 |          |          |      |      |    |
|-------------------------------------------------------------------------------------|-----|-----------------------------------|----------------|-------------|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------|---|-------|-----|-----|-------|-----|--------|-----------------|----------|----------|------|------|----|
| LTR                                                                                 |     | DESCRIPTION                       |                |             |                 |                 |                                                                                                                                  |   |       |     |     |       | D/  | ATE (Y | 'R-MO-[         | DA)      |          | APPR | OVED | ,  |
|                                                                                     |     |                                   |                |             |                 |                 | ir He                                                                                                                            |   |       |     |     |       |     | ATE (Y | R-MO-[          | DA)      |          | APPK | OVED |    |
| REV                                                                                 |     |                                   |                |             | <u>.</u>        | Τ               |                                                                                                                                  |   |       |     |     | [     |     |        | η               | <u> </u> | <u> </u> | 1    |      |    |
| SHEET                                                                               |     |                                   |                |             |                 |                 |                                                                                                                                  |   |       |     |     |       |     |        |                 |          |          |      |      |    |
| REV                                                                                 |     |                                   |                |             |                 |                 | <u> </u>                                                                                                                         |   |       |     |     |       |     |        |                 |          |          |      |      |    |
| SHEET                                                                               | 15  |                                   |                |             |                 |                 |                                                                                                                                  |   |       |     |     |       |     |        |                 |          |          |      |      |    |
| REV STATUS                                                                          | 3   |                                   |                | REV         | /               |                 |                                                                                                                                  |   |       |     |     |       |     |        |                 |          |          |      |      |    |
| OF SHEETS                                                                           |     | -                                 |                | SHE         | ET              |                 | 1                                                                                                                                | 2 | 3     | 4   | 5   | 6     | 7   | 8      | 9               | 10       | 11       | 12   | 13   | 14 |
| PMIC N/A                                                                            |     |                                   |                |             | PAREI<br>h V. N | D BY<br>guyen   |                                                                                                                                  |   |       |     | DE  | FENS  |     |        | ONIC:<br>N, OHI |          |          | CENT | ER   |    |
| STANDARD MICROCIRCUIT DRAWING  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS |     |                                   | CKED<br>anh V. | BY<br>Nguye | en              |                 | <u> </u>                                                                                                                         |   |       |     |     |       |     |        |                 |          |          |      |      |    |
|                                                                                     |     | APPROVED BY<br>Monica L. Poelking |                |             |                 | AD\             | MICROCIRCUIT, DIGITAL, RADIATION HARDENED<br>ADVANCED CMOS, OCTAL D-TYPE FLIP-FLOP WI<br>THREE-STATE OUTPUTS, MONOLITHIC SILICON |   |       |     | ITH |       |     |        |                 |          |          |      |      |    |
| AND AGENCIES OF THE<br>DEPARTMENT OF DEFENSE                                        |     |                                   | DRA            | WING        |                 | OVAL  <br>07-08 | DATE                                                                                                                             |   | SIZE  |     | CAG | E COL | DE  |        |                 |          |          |      |      |    |
| AMSC                                                                                | N/A |                                   |                | REVI        | SION            | LEVEL           | -                                                                                                                                |   |       |     | 4   | 6     | 726 | 8      |                 | 59       | 62-      | 965  | 90   |    |
| DESC FORM 102                                                                       |     |                                   | -              |             |                 |                 | ·                                                                                                                                |   |       | SHE | ET  | 1     |     | OF     |                 | 15       |          |      |      |    |

<u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited.

5962-E485-96

**9004708 0025653 694** 

#### 1. SCOPE

- 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                    |
|-------------|----------------|---------------------------------------------------------------------|
| 01          | 54ACS374       | Radiation hardened, octal D-type flip-flop with three-state outputs |

1.2.3 Device class designator. The device class designator is a single letter identifying the product assurance level as follows:

Device class

Device requirements documentation

М

Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535,

appendix A

Q or V

Certification and qualification to MIL-PRF-38535

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style |
|----------------|------------------------|------------------|---------------|
| R              | GDIP1-T20 or CDIP2-T20 | 20               | Dual-in-line  |
| X              | CDFP4-F20              | 20               | Flat pack     |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER |
|-----------------------------------------------------------------|
| DAYTON, OHIO 45444                                              |

| SIZE<br><b>A</b> |                | 5962-96590 |
|------------------|----------------|------------|
|                  | REVISION LEVEL | SHEET 2    |

**DESC FORM 193A** JUL 94

9004708 0025654 520

| 1.3 Absolute maximum ratings. 1/2/3/                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Supply voltage range ( $V_{DD}$ ).  DC input voltage range ( $V_{OUT}$ ).  DC output voltage range ( $V_{OUT}$ ).  DC input current, any one input ( $I_{IN}$ ).  Latch-up immunity current ( $I_{IU}$ ).  Storage temperature range ( $I_{STG}$ ).  Lead temperature (soldering, 5 seconds).  Thermal resistance, junction-to-case ( $\Theta_{JC}$ ).  Junction temperature ( $I_{J}$ ).  Maximum package power dissipation ( $I_{D}$ ). | ±150 mA<br>-65°C to +150°C<br>+300°C<br>See MIL-STD-1835                                                               |
| 1.4 Recommended operating conditions. 2/3/                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                        |
| Supply voltage range ( $V_{DD}$ ). Input voltage range ( $V_{IN}$ ). Output voltage range ( $V_{OUT}$ ). Case operating temperature range ( $T_C$ ). Maximum input rise and fall time at $V_{DD}$ = 4.5 V ( $t_{\rm r}$ , $t_{\rm f}$ ).                                                                                                                                                                                                  | +4.5 V dc to +5.5 V dc<br>+0.0 V dc to V <sub>DD</sub><br>+0.0 V dc to V <sub>DD</sub><br>-55°C to +125°C<br>1 ns/V 4/ |
| 1.5 Radiation features. 5/                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                        |
| Total dose Single event phenomenon (SEP) effective linear energy threshold (LET) No upsets (see 4.4.4.4) Dose rate upset (20 ns pulse) Latch-up Dose rate survivability                                                                                                                                                                                                                                                                   | > 80 MeV/(mg/cm <sup>2</sup> )<br>> 1 x 10 <sup>9</sup> Rads (Si)/s<br>None                                            |

### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solitation.

### **SPECIFICATION**

**MILITARY** 

MIL-PRF-38535

- Integrated Circuits, Manufacturing, General Specification for.

### **STANDARDS**

#### **MILITARY**

 Test Methods and Procedures for Microelectronics.
 Configuration Management. MIL-STD-883 MIL-STD-973

MIL-STD-1835 - Microcircuit Case Outlines.

- 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.
- Unless otherwise noted, all voltages are referenced to V<sub>SS</sub>.
- The limits for the parameters specified herein shall apply over the full specified  $V_{DD}$  range and case temperature range of -55°C to +125°C unless otherwise noted.
- $\underline{4}$ / Derate propagation delays by difference in rise time to switch point for  $t_r$  or  $t_f > 1$  ns/V.
- 5/ Radiation testing is performed on the standard evaluation circuit.

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                | 5962-96590 |
|------------------------------------------------------|------------------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL | SHEET<br>3 |

**DESC FORM 193A JUL 94** 

9004708 0025655 467 📟

#### **HANDBOOKS**

#### **MILITARY**

MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's).

MIL-HDBK-780 - Standard Microcircuit Drawings.

(Unless otherwise indicated, copies of the specification, standards, bulletin, and handbook are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3.
  - 3.2.5 Switching waveforms and test circuits. The switching waveforms and test circuits shall be as specified on figure 4.
  - 3.2.6 Irradiation test connections. The irradiation test connections shall be as specified in table III.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                | 5962-96590 |
|------------------------------------------------------|------------------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL | SHEET 4    |

DESC FORM 193A JUL 94

9004708 0025656 3T3 **=** 

- 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 38 (see MIL-PRF-38535, appendix A).

#### 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_A = +125$ °C, minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B or as modified in the device manufacturer's Quality Management (QM) plan.
- 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.3.1 <u>Electrostatic discharge sensitivity (ESDS) qualification inspection</u>. ESDS testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification.
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 or as specified in QM plan including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

STANDARD
MICROCIRCUIT DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

SIZE
A
5962-96590
REVISION LEVEL
SHEET
5

DESC FORM 193A JUL 94

9004708 0025657 237

| Test                                          | Symbol          |                                                                                                            |                                                                                            | Device                 | V <sub>DD</sub> | Group A   | Limits 2/ |       | Unit |
|-----------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------|-----------------|-----------|-----------|-------|------|
|                                               |                 | unle                                                                                                       | -55°C ≤ T <sub>C</sub> ≤ +125°C type unless otherwise specified                            |                        |                 | subgroups | Min       | Max   |      |
| High level input voltage                      | V <sub>IH</sub> |                                                                                                            |                                                                                            | All                    | 4.5 V           | 1, 2, 3   | 3.15      |       | ٧    |
| vollage                                       |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         | 3.15      |       |      |
|                                               |                 |                                                                                                            |                                                                                            | All                    | 5.5 V           | 1, 2, 3   | 3.85      |       |      |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         | 3.85      |       |      |
| Low level input voltage                       | V <sub>IL</sub> |                                                                                                            |                                                                                            | All                    | 4.5 V           | 1, 2, 3   |           | 1.35  | >    |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         |           | 1.35  |      |
|                                               |                 |                                                                                                            |                                                                                            | All                    | 5.5 V           | 1, 2, 3   |           | 1.65  |      |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         |           | 1.65  |      |
| High level output voltage                     |                 |                                                                                                            | uts affecting output<br>st, V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>0.0 µA | All                    | 4.5 V           | 1, 2, 3   | 4.25      |       | ٧    |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         | 4.25      |       |      |
| Low level output voltage                      | V <sub>OL</sub> | For all inp<br>under te<br>I <sub>OL</sub> = 100                                                           | uts affecting output<br>st, V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>.0 µA  | All 4.5 V 1, 2, 3 0.25 | ٧               |           |           |       |      |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         |           | 0.25  |      |
| Input current high                            | I <sub>IH</sub> | For input under test, $V_{IN} = 5.5 \text{ V}$ All $5.5 \text{ V}$ 1, 2, 3 + $V_{IN} = V_{DD}$ or $V_{SS}$ | +1.0                                                                                       | μА                     |                 |           |           |       |      |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         |           | +1.0  |      |
| Input current low                             | I <sub>IL</sub> | For all oth                                                                                                | under test, V <sub>IN</sub> = V <sub>SS</sub><br>ner inputs<br>DD or V <sub>SS</sub>       | All                    | 5.5 V           | 1, 2, 3   |           | -1.0  | μA   |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             |                        |                 | 1         | -1.0      | -1.0  | 1    |
| Quiescent supply current                      | DDQ             | V <sub>IN</sub> = V <sub>DI</sub>                                                                          | or V <sub>SS</sub>                                                                         | All                    | 5.5 V           | 1, 2, 3   |           | 10.0  | μА   |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         |           | 10.0  |      |
| Short circuit output current                  | los<br>4/5/     | V <sub>OUT</sub> = V                                                                                       | DD and V <sub>SS</sub>                                                                     | All                    | 5.5 V           | 1, 2, 3   |           | ±200  | m.A  |
| Three-state output<br>leakage current<br>high |                 | OC = 5.5<br>For all oth<br>V <sub>IN</sub> = V <sub>I</sub><br>V <sub>OUT</sub> = V                        |                                                                                            | All                    | 5.5 V           | 1, 2, 3   |           | +20.0 | μА   |
|                                               |                 |                                                                                                            | M, D, L, R, F, G, H <u>3</u> /                                                             | All                    |                 | 1         |           | +20.0 |      |
| See footnotes at end                          | of table.       |                                                                                                            |                                                                                            |                        |                 |           |           |       |      |

SIZE

Α

**REVISION LEVEL** 

5962-96590

6

SHEET

STANDARD
MICROCIRCUIT DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

| Test Symbol                                     |                            |                                                                      | Test conditions 1/                                      | Device           | V <sub>DD</sub>       | Group A                                 | Lim | its <u>2</u> /                                   | Unit       |
|-------------------------------------------------|----------------------------|----------------------------------------------------------------------|---------------------------------------------------------|------------------|-----------------------|-----------------------------------------|-----|--------------------------------------------------|------------|
|                                                 |                            | -55°C ≤ T <sub>C</sub> ≤ +125°C unless otherwise specified           |                                                         | type             |                       | subgroups                               | Min | Max                                              |            |
| Three-state output<br>leakage current<br>low    | lozL                       | $\overline{OC} = 5.5$ For all oth $V_{IN} = V_{I}$ $V_{OUT} = V_{I}$ |                                                         | All              | 5.5 V                 | 1, 2, 3                                 |     | -20.0                                            | μА         |
|                                                 |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   |                       | 1                                       |     | -20.0                                            |            |
| Input capacitance                               | CIN                        | f = 1 MHz                                                            | 2, see 4.4.1c                                           | All              | 0.0 V                 | 4                                       |     | 15.0                                             | pF         |
| Output capacitance                              | C <sub>OUT</sub>           | f = 1 MHz                                                            | z, see 4.4.1c                                           | All              | 0.0 V                 | 4                                       |     | 15.0                                             | pF         |
| Power dissipation                               | P <sub>SW</sub> <u>6</u> / | C <sub>L</sub> = 50 p                                                | F, per switching output                                 | t All            | 4.5 V<br>and<br>5.5 V | 4, 5, 6                                 |     | 1.9                                              | mW/<br>MHz |
| Functional test 7/                              |                            | V <sub>IH</sub> = 0.7<br>See 4.4.1                                   | V <sub>DD</sub> , V <sub>IL</sub> = 0.3 V <sub>DD</sub> | All              | 4.5 V<br>and<br>5.5 V | 7, 8                                    | L   | Н                                                |            |
|                                                 |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | J.5 V                 | 7                                       | L   | Н                                                |            |
| Propagation delay time, CLK to nQ               | t <sub>PLH</sub>           | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V<br>and          | 9, 10, 11                               | 1.0 | 15.0                                             | ns         |
| t <sub>PHL</sub>                                |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | 4.5 V                 | 9                                       | 1.0 | 15.0                                             |            |
|                                                 | t <sub>PHL</sub>           | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V                 | 9, 10, 11                               | 1.0 | 18.0                                             |            |
|                                                 | , S                        |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | and<br>5.5 V          | 9                                       | 1.0 | 18.0                                             |            |
| Propagation delay time, output enable, OC to nQ | t <sub>PZH</sub>           | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V                 | 9, 10, 11                               | 1.0 | 13.0                                             | ns         |
|                                                 | 5                          |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | - and<br>4.5 V        | 9                                       | 1.0 | 13.0                                             |            |
|                                                 | t <sub>PZL</sub>           | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V                 | 9, 10, 11                               | 1.0 | 13.0                                             |            |
|                                                 | 2′                         |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | - and<br>5.5 V        | 9                                       | 1.0 | 13.0                                             | 1          |
| Propagation delay time, output                  | t <sub>PHZ</sub> 8/        | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V                 | 9, 10, 11                               | 1.0 | 12.0                                             | ns         |
| disable, OC to                                  |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | and<br>4.5 V          | 9                                       | 1.0 | 12.0                                             | 1          |
| nQ                                              |                            | C <sub>L</sub> = 50                                                  | F, see figure 4                                         | Ali              | 4.5 V                 | 9, 10, 11                               | 1.0 | 11.0                                             |            |
|                                                 |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | and<br>5.5 V          | 9                                       | 1.0 | 11.0                                             |            |
| Maximum clock frequency                         | f <sub>MAX</sub>           | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | Ali              | 4.5 V<br>and<br>5.5 V | 9, 10, 11                               |     | 71.0                                             | MHz        |
| Setup time, nD                                  | t <sub>s</sub>             | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V                 | 9, 10, 11                               | 5.0 |                                                  | ns         |
| high or low<br>before CLK⊺                      |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | and<br>5.5 V          | 9                                       | 5.0 |                                                  | 1          |
| Hold time, nD high                              | t <sub>h</sub>             | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V                 | 9, 10, 11                               | 2.0 | <del>                                     </del> | ns         |
| or low after<br>CLK1                            |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | and<br>4.5 V          | 9                                       | 2.0 | +                                                | 1          |
| CLK pulse width,                                | t <sub>w</sub>             | C <sub>L</sub> = 50 p                                                | F, see figure 4                                         | All              | 4.5 V                 | 9, 10, 11                               | 7.0 | 1                                                | ns         |
| high or low                                     |                            |                                                                      | M, D, L, R, F, G, H                                     | <u>3</u> / All   | and 5.5 V             | 9                                       | 7.0 | -                                                | ┪          |
| See footnotes on next                           | sheet.                     |                                                                      |                                                         | I                | <u> </u>              |                                         | I   | <u> </u>                                         | 1          |
| MICI                                            | STANE                      | IT DRAWII                                                            | NG                                                      | SIZE<br><b>A</b> |                       | , , , , , , , , , , , , , , , , , , , , |     | 5962-                                            | 9659(      |
| DEFENSE EL                                      | ECTRON                     | CS SUPPI<br>HIO 45444                                                | LY CENTER                                               |                  | REVI                  | SION LEVEL                              |     | SHEET 7                                          | ,          |

**9004708 0025659 002** 

## TABLE IA. Electrical performance characteristics - Continued.

- Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table IA herein. Output terminals not designated shall be high level logic, low level logic, or open, except for the I<sub>DDQ</sub> test, the output terminals shall be open. When performing the I<sub>DDQ</sub> test, the current meter shall be placed in the circuit such that all current flows through the meter.
- 2/ For negative and positive voltage and current values, the sign designates the potential difference in reference to V<sub>SS</sub> and the direction of current flow respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein.
- 3/ Devices supplied to this drawing meet all levels M, D, L, R, F, G, and H of irradiation. However, these devices are only tested at the "H" level. Pre and post irradiation values are identical unless otherwise specified in table IA. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C.
- 4/ This parameter is supplied as design limit but not guaranteed or tested.
- 5/ No more than one output should be shorted at a time for a maximum duration of one second.
- 6/ This value is calculated during the design/qualification process and is supplied as a design limit but is not tested. Total power consumption is determined by both idle/standby power consumption (Ps) and "at frequency" power consumption (Pf). To determine standby power consumption use the formula:

 $P_T = (n \times P_{SW} \times f) + (Loads \times Prdy \times I_{OL} \times V_{OL})$  where n is the number of switching outputs; f is the frequency of the device; loads is the resistive power component, typically a TTL load; and Prdy is the percent duty cycle that the output is sinking current.

- 7/ The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. For V<sub>OUT</sub> measurements, L ≤ 0.5 V and H ≥ 4.0 V and are tested at V<sub>SS</sub> = 4.5 V and V<sub>SS</sub> = 5.5 V.
- 8/ For propagation delay tests, all paths must be tested.

### TABLE IB. SEP test limits. 1/2/

| Device<br>type | T <sub>A</sub> = Temperature ±10°C | V <sub>DD</sub> :                                         | = 4.5 V                                   | Bias for latch-up test                                     |
|----------------|------------------------------------|-----------------------------------------------------------|-------------------------------------------|------------------------------------------------------------|
|                | 3/                                 | Effective LET<br>no upsets<br>[MeV/(mg/cm <sup>2</sup> )] | Maximum device cross section              | V <sub>DD</sub> = 5.5 V<br>no latch-up<br>LET = <u>3</u> / |
| 01             | +25°C                              | LET ≥ 80                                                  | 6 x 10 <sup>-9</sup> cm <sup>2</sup> /bit | ≥ 80                                                       |

1/ For SEP test conditions, see 4.4.4.4 herein.

Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and quaifying activity.

3/ Worst case temeprature is  $T_A ≥ +125$ °C.

STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444

| SIZE<br><b>A</b> |                | 5962-96590 |
|------------------|----------------|------------|
|                  | REVISION LEVEL | SHEET 8    |

DESC FORM 193A JUL 94

**■ 9004708 0025660 824 ■** 

| Device type        | All                |                    |                    |
|--------------------|--------------------|--------------------|--------------------|
| Case outlines      | R and X            |                    |                    |
| Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol |
| 1                  | oc                 | 11                 | CLK                |
| 2                  | 1Q                 | 12                 | 5Q                 |
| 3                  | 1D                 | 13                 | 5D                 |
| 4                  | 2D                 | 14                 | 6D                 |
| 5                  | 2Q                 | 15                 | 6Q                 |
| 6                  | 3Q                 | 16                 | 7Q                 |
| 7                  | 3D                 | 17                 | 7D                 |
| 8                  | 4D                 | 18                 | 8D                 |
| 9                  | 4Q                 | 19                 | 8Q                 |
| 10                 | v <sub>ss</sub>    | 20                 | V <sub>DD</sub>    |

FIGURE 1. Terminal connections.

|    | Inputs |    |    |
|----|--------|----|----|
| OC | CLK    | nD | nQ |
| L  | †      | Н  | Н  |
| L  | Ť      | L  | L  |
| Ł  | L      | ×  | QO |
| Н  | х      | ×  | z  |

H = High voltage level L = Low voltage level X = Don't care

1 = Low-to-high clock transition

Q<sub>0</sub> = The level of Q before the indicated steady-state input conditions were established

## FIGURE 2. Truth table.

| STANDARD MICROCIRCUIT DRAWING                        | SIZE<br><b>A</b> |                | 5962-96590 |
|------------------------------------------------------|------------------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL | SHEET<br>9 |

DESC FORM 193A JUL 94

**■ 9004708 0025661 760 ■** 



■ 9004708 0025662 6T7 ■







### NOTES:

VREF =  $V_{DD}/2$ .  $C_L = 50$  pF minimum or equivalent (includes test jig and probe capacitance). ISRC is set to -1.0 mA and  $I_{SNK}$  is set to 1.0 mA for  $t_{PHL}$ ,  $t_{PLH}$ ,  $t_{PZL}$ , and  $t_{PZH}$  measurements.  $I_{SRC}$  is set to -8.0 mA and  $I_{SNK}$  is set to 8.0 mA for  $t_{PLZ}$  and  $t_{PHZ}$  measurements. Input signal from pulse generator:  $V_{IN} = 0.0$  V to  $V_{DD}$ ;  $f \le 10$  MHz;  $t_r = 1.0$  V/ns ±0.3 V/ns;  $t_f = 1.0$  V/ns ±0.3 V/ns;  $t_f$  and  $t_f$  shall be measured from 0.1  $V_{DD}$  to 0.9  $V_{DD}$  and from 0.9  $V_{DD}$  to 0.1  $V_{DD}$ , respectively.

FIGURE 4. Switching waveforms and test circuit - Continued.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLIA CENTER | SIZE<br><b>A</b> |                | 5962-96590  |
|------------------------------------------------------------------|------------------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444             |                  | REVISION LEVEL | SHEET<br>12 |

DESC FORM 193A JUL 94

9004708 0025664 477

- 4.4.1 Group A inspection.
  - a. Tests shall be as specified in table IIA herein.
  - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device.
  - c. C<sub>IN</sub> and C<sub>OUT</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and V<sub>SS</sub> at a frequency of 1 MHz. For C<sub>IN</sub> and C<sub>OUT</sub>, test all applicable pins on five devices with zero failures.
- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - b.  $T_A = +125^{\circ}C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes M, Q, and V shall be as specified in MIL-PRF-38535. End-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, test method 1019 and as specified herein.
- 4.4.4.1.1 <u>Accelerated aging testing</u>. Accelerated aging testing shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limits at 25°C ±5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device.
- 4.4.4.2 <u>Dose rate induced latchup testing</u>. Dose rate induced latchup testing shall be performed in accordance with test method 1010 of MIL-STD-883 and as specified herein (see 1.4 herein). Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may affect the RHA capability of the process.
- 4.4.4.3 <u>Dose rate upset testing</u>. Dose rate upset testing shall be performed in accordance with test method 1011 of MIL-STD-883 and herein (see 1.4 herein).
  - a. Transient dose rate upset testing shall be performed at initial qualification and after any design or process changes which
    may affect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified.
  - Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br><b>A</b> |                | 5962-96590  |
|-----------------------------------------------------------------|------------------|----------------|-------------|
| DAYTON, OHIO 45444                                              |                  | REVISION LEVEL | SHEET<br>13 |

9004708 0025665 306

## TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method<br>5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                                      |
|---------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------|
|                                                   | Device class M                                                               | Device class Q                                                | Device class V                                       |
| Interim electrical parameters (see 4.2)           | 1, 7, 9                                                                      | 1, 7, 9                                                       | 1, 7, 9                                              |
| Final electrical parameters (see 4.2)             | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>1</u> /                                    | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>1</u> /                     | 1, 2, 3, 7,<br>8, 9, 10, 11<br><u>2</u> / <u>3</u> / |
| Group A test requirements (see 4.4)               | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                                         | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                          | 1, 2, 3, 4, 5, 6,<br>7, 8, 9, 10, 11                 |
| Group C end-point electrical parameters (see 4.4) | 1, 2, 3, 7, 8, 9,<br>10, 11                                                  | 1, 2, 3, 7, 8, 9,<br>10, 11                                   | 1, 2, 3, 7, 8, 9,<br>10, 11 <u>3</u> /               |
| Group D end-point electrical parameters (see 4.4) | 1, 7, 9                                                                      | 1, 7, 9                                                       | 1, 7, 9                                              |
| Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                                      | 1, 7, 9                                                       | 1, 7, 9                                              |

1/ PDA applies to subgroup 1 and 7.

PDA applies to subgroups 1, 7, and delta's.

3/ Delta limits as specified in table IIB herein shall be required where specified, and the delta values shall be completed with reference to the zero hour electrical parameters.

TABLE IIB. Burn-in and operating life test, Delta parameters (+25°C).

| Parameters          | Symbol          | Delta limits |
|---------------------|-----------------|--------------|
| Output voltage low  | V <sub>OL</sub> | ±100 mV      |
| Output voltage high | V <sub>OH</sub> | ±100 mV      |

4.4.4.4 <u>Single event phenomena (SEP)</u>. SEP testing shall be required on class V devices (see 1.4 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latchup characteristics. The recommended test conditions for SEP are as follows:

- The ion beam angle of incidence shall be between normal to the die surface and 60 $^{\circ}$  to the normal, inclusive (i.e. 0 $^{\circ}$   $_{\leq}$ angle ≤ 60°). No shadowing of the ion beam due to fixturing or package related effects is allowed.
- The fluence shall be  $\geq 100$  errors or  $\geq 10^6$  ions/cm<sup>2</sup>.
- The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude.
- The particle range shall be ≥ 20 micron in silicon.
- The test temperature shall be +25°C for the upset measurements and the maximum rated operating temperature ±10°C for the latchup measurements.
- Bias conditions shall be defined by the manufacturer for the latchup measurements.
- Test four devices with zero failures.
- h. For SEP test limits, see table IB herein.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br><b>A</b> |                | 5962-96590  |
|-----------------------------------------------------------------|------------------|----------------|-------------|
| DAYTON, OHIO 45444                                              |                  | REVISION LEVEL | SHEET<br>14 |

**DESC FORM 193A JUL 94** 

9004708 0025666 242

## TABLE III. Irradiation test connections.

| Device type | Open                          | Ground              | V <sub>DD</sub> = 5.0 V ±0.5 V |
|-------------|-------------------------------|---------------------|--------------------------------|
| 01          | 2, 5, 6, 9, 12, 15,<br>16, 19 | 1, 3, 7, 10, 13, 17 | 4, 8, 11, 14, 18, 20           |

NOTE: Each pin except 10 and 20 will have a resistor of 2.49 kΩ ±5% for irradiation testing.

- 4.5 Methods of inspection. Methods of inspection shall be specified as follows:
- 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit V<sub>SS</sub> terminal. Currents given are conventional current and positive when flowing into the referenced terminal.
  - PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
  - 6.6 Sources of supply.
- 6.6.1 <u>Sources of supply for device classes Q and V.</u> Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC.
- 6.7 <u>Additional information</u>. A copy of the following additional data shall be maintained and available from the device manufacturer:
  - a. RHA upset levels.
  - b. Test conditions (SEP).
  - Number of upsets (SEP).
  - d. Number of transients (SEP).
  - e. Occurrence of latchup (SEP).

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE |                | 5962-96590      |
|-----------------------------------------------------------------------|------|----------------|-----------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444                  |      | REVISION LEVEL | SHEET <b>15</b> |

DESC FORM 193A JUL 94

**■** 9004708 0025667 189 **■** 

# STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN

DATE: 96-07-08

Approved sources of supply for SMD 5962-96590 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DESC-EC. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962H9659001VRA                                    | 65342                    | UT54ACS374PVAH                      |
| 5962H9659001VXA                                    | 65342                    | UT54ACS374UVAH                      |
| 5962H9659001VRC                                    | 65342                    | UT54ACS374PVCH                      |
| 5962H9659001VXC                                    | 65342                    | UT54ACS374UVCH                      |
| 5962H9659001QRA                                    | 65342                    | UT54ACS374PQAH                      |
| 5962H9659001QXA                                    | 65342                    | UT54ACS374UQAH                      |
| 5962H9659001QRC                                    | 65342                    | UT54ACS374PQCH                      |
| 5962H9659001QXC                                    | 65342                    | UT54ACS374UQCH                      |

1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. The device manufacturers listed herein are authorized to supply alternate lead finishes "A", "B", or "C" at their discretion. Contact the listed approved source of supply for further information.
2/ Caution. Do not use this number for item

2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE number Vendor name and address

65342

United Technologies Microelectronics Center 1575 Garden of Gods Road Colorado Springs, CO 80907-3486

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

**-** 9004708 0025668 015 **-**