# **Complementary Plastic Power Transistors** # NPN/PNP Silicon DPAK For Surface Mount Applications Designed for low voltage, low-power, high-gain audio amplifier applications. #### **Features** - Collector–Emitter Sustaining Voltage V<sub>CEO(sus)</sub> = 25 Vdc (Min) @ I<sub>C</sub> = 10 mAdc - High DC Current Gain $h_{FE} = 70$ (Min) @ $I_C = 500$ mAdc = 45 (Min) @ $I_C = 2$ Adc - = 10 (Min) @ $I_C$ = 5 Adc - Lead Formed for Surface Mount Applications in Plastic Sleeves (No Suffix) - $\begin{array}{l} \bullet \ \ Low\ Collector-Emitter\ Saturation\ Voltage \\ V_{CE(sat)} = 0.3\ Vdc\ (Max)\ @\ I_C = 500\ mAdc \\ = 0.75\ Vdc\ (Max)\ @\ I_C = 2.0\ Adc \end{array}$ - High Current–Gain Bandwidth Product $f_T = 65 \text{ MHz (Min)} @ I_C = 100 \text{ mAdc}$ - Annular Construction for Low Leakage I<sub>CBO</sub> = 100 nAdc @ Rated V<sub>CB</sub> - Epoxy Meets UL 94 V-0 @ 0.125 in - ESD Ratings: Human Body Model, 3B > 8000 V Machine Model, C > 400 V - These are Pb-Free Packages # **MAXIMUM RATINGS** | Rating | Symbol | Max | Unit | |----------------------------------------------------------------------------------|-----------------------------------|--------------|-----------| | Collector-Base Voltage | V <sub>CB</sub> | 40 | Vdc | | Collector-Emitter Voltage | $V_{CEO}$ | 25 | Vdc | | Emitter-Base Voltage | $V_{EB}$ | 8.0 | Vdc | | Collector Current – Continuous – Peak | I <sub>C</sub> | 5.0<br>10 | Adc | | Base Current | I <sub>B</sub> | 1.0 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 12.5<br>0.1 | W<br>W/°C | | Total Power Dissipation (Note 1)<br>@ T <sub>A</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 1.4<br>0.011 | W<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. These ratings are applicable when surface mounted on the minimum pad sizes recommended. # ON Semiconductor® http://onsemi.com # SILICON POWER TRANSISTORS 5 AMPERES 25 VOLTS, 12.5 WATTS DPAK CASE 369C STYLE 1 ## **MARKING DIAGRAM** A = Assembly Location Y = Year VW = Work Week x = 1 or 0 G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. ## THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |--------------------------------------------------|----------------|------|------| | Thermal Resistance, Junction-to-Case | $R_{ heta JC}$ | 10 | °C/W | | Thermal Resistance, Junction-to-Ambient (Note 2) | $R_{ hetaJA}$ | 89.3 | °C/W | <sup>2.</sup> These ratings are applicable when surface mounted on the minimum pad sizes recommended. # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | | Symbol | Min | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|----------------|--------------------|--------------| | OFF CHARACTERISTICS | | | | | | | Collector-Emitter Sustaining Voltage (Note 3), (I <sub>C</sub> = 10 mAdc, I <sub>B</sub> = 0) | | V <sub>CEO(sus)</sub> | 25 | - | Vdc | | Collector Cutoff Current $(V_{CB} = 40 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 40 \text{ Vdc}, I_E = 0, T_J = 125^{\circ}\text{C})$ | | V <sub>CBO</sub> | -<br>- | 100<br>100 | nAdc<br>μAdc | | Emitter Cutoff Current (V <sub>BE</sub> = 8 Vdc, I <sub>C</sub> = 0) | | V <sub>EBO</sub> | - | 100 | nAdc | | ON CHARACTERISTICS | | | | | | | DC Current Gain (Note 3), $ \begin{aligned} &(I_C=500 \text{ mAdc, } V_{CE}=1 \text{ Vdc)} \\ &(I_C=2 \text{ Adc, } V_{CE}=1 \text{ Vdc)} \\ &(I_C=5 \text{ Adc, } V_{CE}=2 \text{ Vdc)} \end{aligned} $ | | h <sub>FE</sub> | 70<br>45<br>10 | -<br>180<br>- | - | | Collector–Emitter Saturation Voltage (Note 3)<br>( $I_C$ = 500 mAdc, $I_B$ = 50 mAdc)<br>( $I_C$ = 2 Adc, $I_B$ = 200 mAdc)<br>( $I_C$ = 5 Adc, $I_B$ = 1 Adc) | | V <sub>CE(sat)</sub> | -<br>-<br>- | 0.3<br>0.75<br>1.8 | Vdc | | Base-Emitter Saturation Voltage (Note 3), (I <sub>C</sub> = 5 Adc, I <sub>B</sub> = 1 Adc) | | V <sub>BE(sat)</sub> | _ | 2.5 | Vdc | | Base-Emitter On Voltage (Note 3), (I <sub>C</sub> = 2 Adc, V <sub>CE</sub> = 1 Vdc) | | V <sub>BE(on)</sub> | - | 1.6 | Vdc | | DYNAMIC CHARACTERISTICS | | | | | | | Current-Gain - Bandwidth Product (Note 4)<br>(I <sub>C</sub> = 100 mAdc, V <sub>CE</sub> = 10 Vdc, f <sub>test</sub> = 10 MHz) | | f <sub>T</sub> | 65 | - | MHz | | Output Capacitance ( $V_{CB} = 10 \text{ Vdc}, I_E = 0, f = 0.1 \text{ MHz}$ ) | MJD200<br>MJD210 | C <sub>ob</sub> | _<br>_ | 80<br>120 | pF | <sup>3.</sup> Pulse Test: Pulse Width = 300 $\mu$ s, Duty Cycle $\approx$ 2%. # **ORDERING INFORMATION** | Device | Package Type | Shipping <sup>†</sup> | | |-----------|-------------------|-----------------------|--| | MJD200G | DPAK<br>(Pb-Free) | 75 Units / Rail | | | MJD200RLG | DPAK<br>(Pb-Free) | 1800 / Tape & Reel | | | MJD200T4G | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | | MJD210G | DPAK<br>(Pb-Free) | 75 Units / Rail | | | MJD210RLG | DPAK<br>(Pb-Free) | 1800 / Tape & Reel | | | MJD210T4 | DPAK | 2500 / Tape & Reel | | | MJD210T4G | DPAK<br>(Pb-Free) | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>4.</sup> $f_T = |h_{fe}| \cdot f_{test}$ . Figure 1. Power Derating R<sub>B</sub> and R<sub>C</sub> VARIED TO OBTAIN DESIRED CURRENT LEVELS D1 MUST BE FAST RECOVERY TYPE, e.g.: 1N5825 USED ABOVE IB $\approx$ 100 mA MSD6100 USED BELOW IB $\approx$ 100 mA FOR PNP TEST CIRCUIT, REVERSE ALL POLARITIES Figure 2. Switching Time Test Circuit Figure 3. Turn-On Time Figure 4. Turn-Off Time Figure 5. DC Current Gain Figure 6. "On" Voltage Figure 7. Temperature Coefficients Figure 8. Thermal Response Figure 9. Active Region Safe Operating Area There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 9 is based on $T_{J(pk)} = 150^{\circ}\text{C}$ ; $T_{C}$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} \leq 150^{\circ}\text{C}$ . $T_{J(pk)}$ may be calculated from the data in Figure 8. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. Figure 10. Capacitance #### PACKAGE DIMENSIONS ## DPAK CASE 369C-01 ISSUE D #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. - THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z. - MENSIONS D. AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. - DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. - 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. | | INCHES | | MILLIMETERS | | |-----|-----------|-------|-------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.030 | 0.045 | 0.76 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | E | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 BSC | | 2.29 BSC | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.108 REF | | 2.74 REF | | | L2 | 0.020 BSC | | 0.51 BSC | | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER COLLECTOR #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlitt@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Cente Phone: 81-3-5773-3850 #### ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative