## FEATURES

## 95 ps propagation delay

7.5 GHz toggle rate

60 ps typical output rise/fall
60 fs random jitter (RJ)
On-chip terminations at both input pins
Extended industrial temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
2.5 V to 3.3 V power supply ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ )

## APPLICATIONS

Clock and data signal restoration and level shifting
Automated test equipment (ATE)
High speed instrumentation
High speed line receivers

## Threshold detection

## Converter clocking

## GENERAL DESCRIPTION

The ADCLK905 (one input, one output), ADCLK907 (dual one input, one output), and ADCLK925 (one input, two outputs) are ultrafast clock/data buffers fabricated on the Analog Devices, Inc., proprietary XFCB3 silicon germanium (SiGe) bipolar process.

The ADCLK905/ADCLK907/ADCLK925 feature full-swing emitter coupled logic (ECL) output drivers. For PECL (positive ECL) operation, bias $V_{C C}$ to the positive supply and $V_{\mathrm{EE}}$ to ground. For NECL (negative ECL) operation, bias $V_{C C}$ to ground and $\mathrm{V}_{\mathrm{EE}}$ to the negative supply.

The buffers offer 95 ps propagation delay, 7.5 GHz toggle rate, 10 Gbps data rate, and 60 fs random jitter (RJ).
The inputs have center tapped, $100 \Omega$, on-chip termination resistors. A $\mathrm{V}_{\text {ReF }}$ pin is available for biasing ac-coupled inputs.

The ECL output stages are designed to directly drive 800 mV each side into $50 \Omega$ terminated to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$ for a total differential output swing of 1.6 V .

The ADCLK905/ADCLK907/ADCLK925 are available in 16-lead LFCSP packages.

## TYPICAL APPLICATION CIRCUITS



Figure 1. ADCLK905 ECL 1:1 Clock/Data Buffer


Figure 2. ADCLK907 ECL Dual 1:1 Clock/Data Buffer


Figure 3. ADCLK925 ECL 1:2 Clock/Data Fanout Buffer

Rev. 0

## ADCLK905/ADCLK907/ADCLK925

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description .....  1
Typical Application Circuits ..... 1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics ..... 3
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
ESD Caution .....  5
Pin Configurations and Function Descriptions ..... 6
Typical Performance Characteristics .....  8
Applications Information ..... 11
Power/Ground Layout and Bypassing ..... 11
Output Stages ..... 11
Optimizing High Speed Performance ..... 11
Buffer Random Jitter ..... 11
Typical Application Circuits ..... 12
Evaluation Board Schematic ..... 13
Outline Dimensions ..... 14
Ordering Guide ..... 14

## REVISION HISTORY

8/07—Revision 0: Initial Version

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

Typical (Typ) values are given for $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=3.3 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Minimum (Min) and maximum (Max) values are given over the full $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=3.3 \mathrm{~V} \pm 10 \%$ and $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ variation, unless otherwise noted.

Table 1.


## ADCLK905/ADCLK907/ADCLK925



[^0]
## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :---: | :---: |
| Supply Voltage |  |
| $\mathrm{V}_{\text {CC }}-\mathrm{V}_{\text {EE }}$ | 6.0 V |
| Input Voltage |  |
| $\mathrm{D}(\mathrm{D} 1, \mathrm{D} 2), \overline{\mathrm{D}}(\overline{\mathrm{D} 1}, \overline{\mathrm{D} 2})$ | $\mathrm{V}_{\mathrm{EE}}-0.5 \mathrm{~V}$ to |
|  | $\mathrm{V}_{\text {cc }}+0.5 \mathrm{~V}$ |
| $\begin{aligned} & \mathrm{D} 1, \mathrm{D} 2, \overline{\mathrm{D} 1}, \overline{\mathrm{D} 2} \text { to } \mathrm{V}_{\mathrm{T}} \text { Pin } \\ & \text { (CML or PECL Termination) } \end{aligned}$ | $\pm 40 \mathrm{~mA}$ |
| $\mathrm{D}(\mathrm{D} 1, \mathrm{D} 2)$ to $\overline{\mathrm{D}}(\overline{\mathrm{D} 1}, \overline{\mathrm{D} 2})$ | $\pm 1.8 \mathrm{~V}$ |
| Maximum Voltage on Output Pins | $\mathrm{Vcc}+0.5 \mathrm{~V}$ |
| Maximum Output Current | 35 mA |
| Input Termination, $\mathrm{V}_{T}$ to $\mathrm{D}(\mathrm{D} 1, \mathrm{D} 2), \overline{\mathrm{D}}(\overline{\mathrm{D} 1}, \overline{\mathrm{D} 2})$ | $\pm 2 \mathrm{~V}$ |
| Voltage Reference, $\mathrm{V}_{\text {REF }}$ | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ |
| Temperature |  |
| Operating Temperature Range, Ambient | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature, Junction | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3. Thermal Resistance

| Package Type | $\theta_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 16-lead LFCSP | 70 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## ADCLK905/ADCLK907/ADCLK925

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. ADCLK905 Pin Configuration
Table 4. Pin Function Descriptions for 1:1 ADCLK905 Buffer

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | D | Noninverting Input. |
| 2 | $\overline{\mathrm{D}}$ | Inverting Input. |
| $\begin{aligned} & 3,4,5,6, \\ & 9,10 \end{aligned}$ | NC | No Connect. No physical connection to the die. |
| 7,14 | $V_{\text {EE }}$ | Negative Supply Voltage. |
| 8,13 | V cc | Positive Supply Voltage. |
| 11 | $\overline{\mathrm{Q}}$ | Inverting Output. |
| 12 | Q | Noninverting Output. |
| 15 | $\mathrm{V}_{\text {ReF }}$ | Reference Voltage. Reference voltage for biasing ac-coupled inputs. |
| 16 | $\mathrm{V}_{\mathrm{T}}$ | Center Tap. Center tap of $100 \Omega$ input resistor. |
| Heat Sink | NC | No Connect. The metallic back surface of the package is not electrically connected to any part of the circuit. It can be left floating for optimal electrical isolation between the package handle and the substrate of the die. It can also be soldered to the application board if improved thermal and/or mechanical stability is desired. Exposed metal at the corners of the package is connected to this back surface. Allow sufficient clearance to vias and other components. |



Figure 5. ADCLK907 Pin Configuration
Table 5. Pin Function Descriptions for Dual 1:1 ADCLK907 Buffer

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | $\overline{\mathrm{D} 1}$ | Noninverting Input 1. |
| 2 | $\overline{\mathrm{D} 1}$ | Inverting Input 1. |
| 3 | $\overline{\mathrm{D} 2}$ | Noninverting Input 2. |
| 4 | $\overline{\mathrm{D} 2}$ | Inverting Input 2. |
| 5 | $\mathrm{~V}_{\mathrm{T} 2}$ | Center Tap 2. Center tap of $100 \Omega$ input resistor, Channel 2. |
| 6 | $\mathrm{~V}_{\mathrm{REF} 2}$ | Reference Voltage 2. Reference voltage for biasing ac-coupled inputs, Channel 2. |
| 7,14 | $\mathrm{~V}_{\mathrm{EE}}$ | Negative Supply Voltage. |
| 8,13 | $\overline{V_{\mathrm{CC}}}$ | Positive Supply Voltage. Pin 8 and Pin 13 are not strapped internally. |
| 9 | $\overline{\mathrm{Q} 2}$ | Inverting Output 2. |

## ADCLK905/ADCLK907/ADCLK925

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 10 | $\overline{Q 2}$ | Noninverting Output 2. |
| 11 | Q1 | Inverting Output 1. |
| 12 | Q1 | Noninverting Output 1. |
| 15 | V $_{\text {REF } 1}$ | Reference Voltage 1. Reference voltage for biasing ac-coupled inputs, Channel 1. |
| 16 | $\mathrm{~V}_{\mathrm{T} 1}$ | Center Tap 1. Center tap of $100 \Omega$ input resistor, Channel 1. <br> No Connect. The metallic back surface of the package is not electrically connected to any part of the circuit. <br> It can be left floating for optimal electrical isolation between the package handle and the substrate of the die. <br> It can also be soldered to the application board if improved thermal and/or mechanical stability is desired. <br> Exposed metal at the corners of the package is connected to this back surface. Allow sufficient clearance <br> to vias and other components. |



Table 6. Pin Function Descriptions for 1:2 ADCLK925 Buffer

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | D | Noninverting Input. |
| 2 | $\overline{\mathrm{D}}$ | Inverting Input. |
| 3, 4, 5, 6 | NC | No Connect. No physical connection to the die. |
| 7,14 | $\mathrm{V}_{\text {EE }}$ | Negative Supply Voltage. |
| 8,13 | $\mathrm{V}_{\mathrm{cc}}$ | Positive Supply Voltage. |
| 9 | $\overline{\text { Q2 }}$ | Inverting Output 2. |
| 10 | Q2 | Noninverting Output 2. |
| 11 | $\overline{\text { Q1 }}$ | Inverting Output 1. |
| 12 | Q1 | Noninverting Output 1. |
| 15 | $\mathrm{V}_{\text {REF }}$ | Reference Voltage. Reference voltage for biasing ac-coupled inputs. |
| 16 | $\mathrm{V}_{\mathrm{T}}$ | Center Tap. Center tap of $100 \Omega$ input resistor. |
| Heat Sink | NC | No Connect. The metallic back surface of the package is not electrically connected to any part of the circuit. It can be left floating for optimal electrical isolation between the package handle and the substrate of the die. It can also be soldered to the application board if improved thermal and/or mechanical stability is desired. Exposed metal at the corners of the package is connected to this back surface. Allow sufficient clearance to vias and other components. |

## ADCLK905/ADCLK907/ADCLK925

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, outputs terminated $50 \Omega$ to $\mathrm{V}_{\mathrm{CC}}-2 \mathrm{~V}$, unless otherwise noted.


Figure 7. Output Waveform, $V_{\text {cc }}=3.3 \mathrm{~V}$


Figure 8. Phase Noise at 122.88 MHz


Figure 9. Phase Noise at 245.76 MHz


Figure 10. Output Waveform, $V_{c c}=3.3 \mathrm{~V}$


Figure 11. Phase Noise at 622.08 MHz


Figure 12. RMS Jitter vs. Input Slew Rate


Figure 13. VOD vs. Power Supply Voltage


Figure 14. Power Supply Current vs. Power Supply Voltage, ADCLK905


Figure 15. Propagation Delay vs. VIсм; Input Swing $=200 \mathrm{mV}$


Figure 16. Power Supply Current vs. Supply Voltage, ADCLK925


Figure 17. Propagation Delay vs. $V_{I D}$


Figure 18. Toggle Rate, Differential Output Swing vs. Frequency

## ADCLK905/ADCLK907/ADCLK925



Figure 19. 2.488 Gbps PRBS $2^{23}-1$ with OC-48/STM-16 Mask, Measured p-p Jitter 8.1 ps, Source p-p Jitter 3.5 ps


Figure 20. 9.95 Gbps PRBS $2^{23}-1$ with OC-193/STM-64 Mask, Measured p-p Jitter 10.5 ps, Source p-p Jitter 6.0 ps


Figure 21.4.25 Gbps PRBS $2^{23}-1$ with FC4250 (Optical) Mask, Measured p-p Jitter 8.2 ps, Source p-p Jitter 3.4 ps


Figure 22. 8.50 Gbps PRBS 23 -1 with FC8500E ABS Beta Rx Mask, Measured p-p Jitter 10.9 ps, Source p-p Jitter 4.4 ps


Figure 23. 2.5 Gbps PRBS $2^{23}-1$ with PCI Express 2.5 Rx Mask, Measured p-p Jitter 8.1 ps, Source p-p Jitter 3.5 ps


Figure 24. 5.0 Gbps PRBS $2^{23}-1$ with PCI Express 5.0 Rx Mask Measured p-p Jitter 8.7 ps, Source p-p Jitter 3.5 ps

## ADCLK905/ADCLK907/ADCLK925

## APPLICATIONS INFORMATION

## POWER/GROUND LAYOUT AND BYPASSING

The ADCLK905/ADCLK907/ADCLK925 buffers are designed for very high speed applications. Consequently, high speed design techniques must be used to achieve the specified performance. It is critically important to use low impedance supply planes for both the negative supply $\left(\mathrm{V}_{\mathrm{EE}}\right)$ and the positive supply $\left(\mathrm{V}_{\mathrm{CC}}\right)$ planes as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application.
It is also important to adequately bypass the input and output supplies. A $1 \mu \mathrm{~F}$ electrolytic bypass capacitor should be placed within several inches of each power supply pin to ground. In addition, multiple high quality $0.001 \mu \mathrm{~F}$ bypass capacitors should be placed as close as possible to each of the $\mathrm{V}_{\text {ee }}$ and $\mathrm{V}_{\text {CC }}$ supply pins and should be connected to the GND plane with redundant vias. High frequency bypass capacitors should be carefully selected for minimum inductance and ESR. Parasitic layout inductance should be strictly avoided to maximize the effectiveness of the bypass at high frequencies.

## OUTPUT STAGES

The specified performance can be achieved only by using proper transmission line terminations. The outputs of the ADCLK905/ ADCLK907/ADCLK925 buffers are designed to directly drive 800 mV into $50 \Omega$ cable or microstrip/stripline transmission lines terminated with $50 \Omega$ referenced to $\mathrm{V}_{\mathrm{cc}}-2 \mathrm{~V}$. The PECL output stage is shown in Figure 25. The outputs are designed for best transmission line matching. If high speed signals must be routed more than a centimeter, either the microstrip or the stripline technique is required to ensure proper transition times and to prevent excessive output ringing and pulse widthdependent propagation delay dispersion.


Figure 25. Simplified Schematic Diagram of the ADCLK905/ADCLK907/ADCLK925 PECL Output Stage

## OPTIMIZING HIGH SPEED PERFORMANCE

As with any high speed circuit, proper design and layout techniques are essential to obtaining the specified performance. Stray capacitance, inductance, inductive power and ground impedances, or other layout issues can severely limit performance and cause oscillation. Discontinuities along input and output transmission lines can also severely limit the specified jitter performance by reducing the effective input slew rate.

In a $50 \Omega$ environment, input and output matching have a significant impact on performance. The buffer provides internal $50 \Omega$ termination resistors for both D and $\overline{\mathrm{D}}$ inputs. The return side should normally be connected to the reference pin provided. The termination potential should be carefully bypassed, using ceramic capacitors to prevent undesired aberrations on the input signal due to parasitic inductance in the termination return path. If the inputs are directly coupled to a source, care must be taken to ensure the pins are within the rated input differential and common-mode ranges.

If the return is floated, the device exhibits $100 \Omega$ cross termination, but the source must then control the common-mode voltage and supply the input bias currents.
There are ESD/clamp diodes between the input pins to prevent the application of excessive offsets to the input transistors. ESD diodes are not optimized for best ac performance. When a clamp is desired, it is recommended that appropriate external diodes be used.

## BUFFER RANDOM JITTER

The ADCLK905/ADCLK907/ADCLK925 are specifically designed to minimize added random jitter over a wide input slew rate range. Provided sufficient voltage swing is present, random jitter is affected most by the slew rate of the input signal. Whenever possible, excessively large input signals should be clamped with fast Schottky diodes because attenuators reduce the slew rate. Input signal runs of more than a few centimeters should be over low loss dielectrics or cables with good high frequency characteristics.

## ADCLK905/ADCLK907/ADCLK925

## TYPICAL APPLICATION CIRCUITS



Figure 26. Interfacing to CML Inputs


Figure 27. Interfacing to PECL


CONNECT $\mathrm{V}_{\mathrm{T}}$ TO $\mathrm{V}_{\text {REF }}$. NOTES

1. PLACING A BYPASS CAPACITOR FROM V TO GROUND CAN IMPROVE THE NOISE PERFORMANCE.
Figure 28. AC Coupling Differential Signals


Figure 29. Interfacing to AC-Coupled Single-Ended Inputs

## EVALUATION BOARD SCHEMATIC



Figure 30. Evaluation Board Schematic

## ADCLK905/ADCLK907/ADCLK925

## OUTLINE DIMENSIONS



| ORDERING GUIDE |
| :--- |
| Model |
| ADCLK905BCPZ-WP ${ }^{1}$ |
| ADCLK905BCPZ-R7 ${ }^{1}$ |

[^1]NOTES

## ADCLK905/ADCLK907/ADCLK925

## NOTES


[^0]:    ${ }^{1}$ Change in $T_{\text {PD }}$ per change in $\mathrm{V}_{\mathrm{Cc}}$.
    ${ }^{2}$ Change in output swing per change in $\mathrm{V}_{\mathrm{cc}}$.

[^1]:    ${ }^{1} Z=$ RoHS Compliant Part.

