# 2732A 32K (4K x 8) UV ERASABLE PROMS - 200 ns (2732A-2) Maximum Access Time ... HMOS\*-E Technology - Compatible with High-Speed Microcontrollers and Microprocessors ... Zero WAIT State - Two Line Control - 10% V<sub>CC</sub> Tolerance Available - **■** Low Current Requirement - 100 mA Active - -35 mA Standby - inteligent Identifier™ Mode - Automatic Programming Operation - Industry Standard Pinout ... JEDEC Approved 24 Pin Ceramic Package (See Packaging Spec. Order #231369) The Intel 2732A is a 5V-only, 32,768-bit ultraviolet erasable (cerdip) Electrically Programmable Read-Only Memory (EPROM). The standard 2732A access time is 250 ns with speed selection (2732A-2) available at 200 ns. The access time is compatible with high performance microprocessors such as the 8 MHz iAPX 186. In these systems, the 2732A allows the microprocessor to operate without the addition of WAIT states. An important 2732A feature is Output Enable $(\overline{OE})$ which is separate from the Chip Enable $(\overline{CE})$ control. The $\overline{OE}$ control eliminates bus contention in microprocessor systems. The $\overline{CE}$ is used by the 2732A to place it in a standby mode $(\overline{CE} = V_{IH})$ which reduces power consumption without increasing access time. The standby mode reduces the current requirement by 65%; the maximum active current is reduced from 100 mA to a standby current of 35 mA. \*HMOS is a patented process of Intel Corporation. Pin Names | A <sub>0</sub> -A <sub>11</sub> | Addresses | |---------------------------------|-------------------| | CE | Chip Enable | | ŌĒ/V <sub>PP</sub> | Output Enable/Vpp | | 00-07 | Outputs | Figure 1. Block Diagram | 27512<br>27C512 | 27256<br>27C256 | 27128A<br>27C128 | 2764A<br>27C64<br>87C64 | 2716 | |-----------------|-----------------|------------------|-------------------------|----------------| | A <sub>15</sub> | Vpp | V <sub>PP</sub> | VPP | | | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | ĺ | | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | | A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | A4 | A <sub>4</sub> | | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | | Ao | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | | 00 | Ο <sub>0</sub> | Ο <sub>0</sub> | 00 | 00 | | O <sub>1</sub> | 01 | 01 | 01 | 01 | | 02 | 02 | 02 | 02 | 02 | | GND | GND | GND | GND | GND | | 2716 | 2764<br>2764A<br>87C64 | 27128A<br>27C128 | 27256<br>27C256 | 27512<br>27C512 | |-----------------------|---------------------------------|-----------------------|-----------------------|---------------------------------------| | | V <sub>CC</sub> | Vcc | V <sub>CC</sub> | Vcc | | | PGM | PGM | A <sub>14</sub> | A <sub>14</sub> | | Vcc | N.C. | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | A <sub>8</sub> | A <sub>8</sub> | A <sub>B</sub> | A <sub>8</sub> | A <sub>8</sub> | | Ag | Ag | A <sub>9</sub> | A <sub>9</sub> | Αg | | V <sub>PP</sub> | A <sub>11</sub><br>OE | A <sub>11</sub><br>OE | A <sub>11</sub><br>OE | A <sub>11</sub><br>OE/V <sub>PP</sub> | | A <sub>10</sub><br>CE | A <sub>10</sub><br>CE<br>ALE/CE | A <sub>10</sub><br>CE | A <sub>10</sub><br>CE | A <sub>10</sub><br>CE | | 07 | 07 | 07 | 07 | 07 | | 06 | 06 | 06 | 06 | 06 | | 05 | 05 | 05 | 05 | 05 | | 04 | 04 | 04 | O <sub>4</sub> | O <sub>4</sub> | | O <sub>3</sub> | O <sub>3</sub> | О3 | O <sub>3</sub> | O <sub>3</sub> | 290 Intel "Universal Site" compatible EPROM configurations are shown in the blocks adjacent to the 2732A pins. Figure 2. Cerdip Pin Configuration # EXTENDED TEMPERATURE (EXPRESS) EPROMs The Intel EXPRESS EPROM family is a series of electrically programmable read only memories which have received additional processing to enhance product characteristics. EXPRESS processing is available for several densities of EPROM, allowing the choice of appropriate memory size to match system applications. EXPRESS EPROM products are available with 168 ±8 hour, 125°C dynamic burn-in using Intel's standard bias configuration. This process exceeds or meets most industry specifications of burn-in. The standard EXPRESS EPROM operating temperature range is 0°C to 70°C. Extended operating temperature range (-40°C to +85°C) EX-PRESS products are available. Like all Intel EPROMs, the EXPRESS EPROM family is inspected to 0.1% electrical AQL. This may allow the user to reduce or eliminate incoming inspection testing. #### **READ OPERATION** #### D.C. CHARACTERISTICS Electrical Parameters of EXPRESS EPROM products are identical to standard EPROM parameters except for: | Sym- | Parameter | TD2 | 732A<br>732A | Test | |---------------------|---------------------------------------------------------------|---------|--------------|------------------------------------------------------------------------------------------| | bol | | Min Max | | Conditions | | ISB | V <sub>CC</sub> Standby<br>Current (mA) | | 45 | CE = V <sub>IH</sub> ,<br>OE = V <sub>IL</sub> | | ICC1 <sup>(1)</sup> | V <sub>CC</sub> Active<br>Current (mA) | | 150 | OE = CE = VIL | | | V <sub>CC</sub> Active<br>Current at High<br>Temperature (mA) | | 125 | $\overline{OE} = \overline{CE} = V_{IL},$ $V_{PP} = V_{CC},$ $T_{Ambient} = 85^{\circ}C$ | #### NOTE: # # EXPRESS EPROM PRODUCT FAMILY #### **PRODUCT DEFINITONS** | Type | <b>Operating Temperature</b> | Burn-in 125°C (hr) | |------|------------------------------|--------------------| | Q | 0°C to +70°C | 168 ±8 | | T | -40°C to +85°C | None | | L | -40°C to +85°C | 168 ±8 | ### **EXPRESS OPTIONS** #### 2732A Versions | Packaging Options | | | | | | |-----------------------|---------|--|--|--|--| | Speed Versions Cerdip | | | | | | | -2 | Q | | | | | | -25 | Q, T, L | | | | | <sup>1.</sup> Maximum current value is with outputs O<sub>0</sub> to O<sub>7</sub> unloaded. # **ABSOLUTE MAXIMUM RATINGS\*** | Operating Temp. During Read0°C to +70°C | |-------------------------------------------------------| | Temperature Under Bias 10°C to +80°C | | Storage Temperature65°C to +125°C | | All Input or Output Voltages with | | Respect to Ground0.3V to +6V | | Voltage on A9 with Respect | | to Ground | | V <sub>PP</sub> Supply Voltage with Respect to Ground | | During Programming0.3V to +22V | | V <sub>CC</sub> Supply Voltage with | | Respect to Ground | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### **READ OPERATION** # D.C. CHARACTERISTICS O'C < T. < +70°C | Symbol | Parameter | | Limits | | Units | Conditions | |---------------------------------|-----------------------------------|------|--------|---------------------|--------|-------------------------------------------------| | | raidinotoi | Min | Тур(3) | Max | Jiilis | | | lu | Input Load Current | | | 10 | μΑ | V <sub>IN</sub> = 5.5V | | ILO | Output Leakage Current | | | 10 | μΑ | V <sub>OUT</sub> = 5.5V | | ISB <sup>(2)</sup> | V <sub>CC</sub> Current (Standby) | | | 35 | mA | $\overline{CE} = V_{IH}, \overline{OE} = V_{I}$ | | I <sub>CC1</sub> <sup>(2)</sup> | V <sub>CC</sub> Current (Active) | | | 100 | mA | OE = CE = V <sub>IL</sub> | | VIL | Input Low Voltage | -0.1 | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V <sub>CC</sub> + 1 | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | ٧ | $I_{OH} = -400 \mu A$ | # A.C. CHARACTERISTICS $0^{\circ}C \le T_A \le 70^{\circ}C$ | Versions | V <sub>CC</sub> ±5% | 2732A-2<br>2732A-20 | | 2732A<br>2732A-25 | | | Test | |---------------------|---------------------------------------------------------------------------------------|---------------------|-----|-------------------|-----|-------|------------------------------------------| | | V <sub>CC</sub> ± 10% | | | | | Units | Conditions | | Symbol | Parameter | Min | Max | Min | Max | | | | tACC | Address to Output Delay | | 200 | | 250 | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | | tCE | CE to Output Delay | | 200 | | 250 | ns | OE = V <sub>IL</sub> | | tOE | OE/V <sub>PP</sub> to Output Delay | | 70 | | 100 | ns | CE = VIL | | t <sub>DF</sub> (4) | OE/V <sub>PP</sub> High to Output Float | 0 | 60 | 0 | 60 | ns | CE = V <sub>IL</sub> | | t <sub>OH</sub> (4) | Output Hold from Addresses,<br>CE or OE/V <sub>PP</sub> , Whichever<br>Occurred First | 0 | | 0 | | ns | CE = OE = V <sub>IL</sub> | - 1. V<sub>CC</sub> must be applied simultaneously or before $\overline{\text{OE}}/\text{V}_{PP}$ and removed simultaneously or after $\overline{\text{OE}}/\text{V}_{PP}$ . - 2. The maximum current value is with outputs O<sub>0</sub> to O<sub>7</sub> unloaded. - 3. Typical values are for $T_A = 25^{\circ}C$ and nominal supply voltages. - 4. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven-see timing diagram. # CAPACITANCE (2) TA = 25°C, f = 1 MHz | Symbol | Parameter | Тур | Max | Unit | Conditions | |------------------|------------------------------------------------|-----|-----|------|-----------------------| | C <sub>IN1</sub> | Input Capacitance<br>Except OE/V <sub>PP</sub> | 4 | 6 | pF | V <sub>IN</sub> = 0V | | C <sub>IN2</sub> | OE/V <sub>PP</sub> Input<br>Capacitance | | 20 | pF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | Output Capacitance | 8 | 12 | ρF | V <sub>OUT</sub> = 0V | #### A.C. TESTING INPUT/OUTPUT WAVEFORM A.C. testing inputs are driven at 2.4V for a logic "1" and 0.45V for a logic "0". Timing measurements are made at 2.0V for a logic "1" and 0.8V for a logic "0". #### A.C. TESTING LOAD CIRCUIT # A.C. WAVEFORMS - 1. Typical values are for TA = 25°C and nominal supply voltages. - 2. This parameter is only sampled and is not 100% tested. Output float is defined as the point where data is no longer driven-see timing diagram. - 3. $\overline{\text{OE}}/\text{V}_{PP}$ may be delayed up to $t_{ACC}-t_{OE}$ after the falling edge of $\overline{\text{CE}}$ without impacting $t_{CE}$ . #### **DEVICE OPERATION** The modes of operation of the 2732A are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for OE/V<sub>PP</sub> during programming and 12V on A<sub>9</sub> for the inteligent Identifier<sup>TM</sup> mode. In the program mode the OE/V<sub>PP</sub> input is pulsed from a TTL level to 21V. **Table 1. Mode Selection** | Pins | CF | ŌĒ/Van | Δ. | Δ. | <b>&gt;</b> < | Outputs | | |--------------------------|-----------------|-----------------|----------------|-----------------|-----------------|------------------|--| | Mode | ) | <b>0</b> 2, (pp | | ? | ļ | | | | Read/Program Verify | ٧L | V <sub>IL</sub> | X | × | ٧c | D <sub>OUT</sub> | | | Output Disable | VIL | ViH | х | Х | Vcc | High Z | | | Standby | VιΗ | х | Х | х | Vcc | High Z | | | Program | VIL | V <sub>PP</sub> | Х | х | Vcc | DIN | | | Program Inhibit | VIH | V <sub>PP</sub> | Х | х | Vcc | High Z | | | Inteligent Identifier(3) | | | | | | | | | —Manufacturer<br>—Device | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> | V <sub>IL</sub> | V <sub>CC</sub> | 89H<br>01H | | #### NOTES: - 1. X can be VIH or VIL - 2. $V_H = 12V \pm 0.5V$ . - 3. $A_1 A_8$ , $A_{10}$ , $A_{11} = V_{1L}$ . ### **Read Mode** The 2732A has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable $(\overline{CE})$ is the power control and should be used for device selection. Output Enable $(\overline{OE}/V_{PP})$ is the output control and should be used to gate data from the output pins, independent of device selection. Assuming that addresses are stable, address access time $(t_{ACC})$ is equal to the delay from $\overline{CE}$ to output $(t_{CE})$ . Data is available at the outputs after the falling edge of $\overline{OE}/V_{PP}$ , assuming that $\overline{CE}$ has been low and addresses have been stable for at least $t_{ACC}$ – $t_{OE}$ . # **Standby Mode** EPROMs can be placed in a standby mode which reduces the maximum active current of the device by applying a TTL-high signal to the $\overline{CE}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{OE}/V_{PP}$ input. ### **Two Line Output Control** Because EPROMs are usually used in larger memory arrays, Intel has provided two control lines which accommodate this multiple memory connection. The two control lines allow for: - a) The lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not occur. To use these two control lines most efficiently, $\overline{CE}$ should be decoded and used as the primary device selecting function, while $\overline{OE}/V_{PP}$ should be made a common connection to all devices in the array and connected to the $\overline{READ}$ line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are active only when data is desired from a particular memory device. #### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by the falling and rising edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitive and inductive loading of the device. The associated transient voltage peaks can be suppressed by complying with Intel's two-line control and by use of properly selected decoupling capacitors. It is recommended that a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for every eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage droop caused by the inductive effects of PC board traces. Figure 3. Standard Programming Flowchart ### **PROGRAMMING MODES** CAUTION: Exceeding 22V on $\overline{\textit{OE}}/\textit{V}_{\textit{PP}}$ will permanently damage the device. Initially, and after each erasure (cerdip EPROMs), all bits of the EPROM are in the "1" state. Data is introduced by selectively programming "0s" into the bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" in cerdip EPROMs is by ultraviolet light erasure. The device is in the programming mode when the $\overline{\text{OE}}/\text{Vpp}$ input is at 21V. It is required that a 0.1 $\mu\text{F}$ capacitor be placed across $\overline{\text{OE}}/\text{Vpp}$ and ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTI When the address and data are stable, a 20 ms (50 ms typical) active low, TTL program pulse is ap- plied to the $\overline{CE}$ input. A program pulse must be applied at each address location to be programmed (see Figure 3). Any location can be programmed at any time—either individually, sequentially, or at random. The program pulse has a maximum width of 55 ms. The EPROM must not be programmed with a DC signal applied to the $\overline{CE}$ input. Programming of multiple 2732As in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled 2732As may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{CE}$ input programs the paralleled 2732As. ### **Program Inhibit** Programming of multiple EPROMs in parallel with different data is easily accomplished by using the Program Inhibit mode. A high level $\overline{CE}$ input inhibits the other EPROMs from being programmed. Except for $\overline{CE}$ , all like inputs (including $\overline{OE}/V_{PP}$ ) of the parallel EPROMs may be common. A TTL low level pulse applied to the $\overline{CE}$ input with $\overline{OE}/V_{PP}$ at 21V will program that selected device. # **Program Verify** A verify (Read) should be performed on the programmed bits to determine that they have been correctly programmed. The verify is performed with $\overline{\text{OE}}/\text{V}_{PP}$ and $\overline{\text{CE}}$ at $\text{V}_{IL}$ . Data should be verified $t_{DV}$ after the falling edge of $\overline{\text{CE}}$ . #### inteligent Identifier™ Mode The int<sub>e</sub>ligent Identifier Mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C $\pm\,5^{\circ}$ C ambient temperature range that is required when programming the device. To activate this mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the EPROM. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{\rm IL}$ to $V_{\rm IH}.$ All other address lines must be held at $V_{\rm IL}$ during the inteligent Identifier Mode. Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = $V_{IH}$ ) the device identifier code. These two identifier bytes are given in Table 1. # **ERASURE CHARACTERISTICS** The erasure characteristics are such that erasure begins to occur upon exposure to light with wavelengths shorter than aproximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000–4000Å range. Data shows that constant exposure to room level fluorescent lighting could erase the EPROM in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the device is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the window to prevent unintentional erasure. The recommended erasure procedure is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity $\times$ exposure time) for erasure should be a minimum of 15 Wsec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000 $\mu\text{W/cm²}$ power rating. The EPROM should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose an EPROM can be exposed to without damage is 7258 Wsec/cm² (1 week @ 12000 $\mu\text{W/cm²}$ ). Exposure of the device to high intensity UV light for longer periods may cause permanent damage. ### **PROGRAMMING** # D.C. PROGRAMMING CHARACTERISTICS $T_A = 25^{\circ}C \pm 5^{\circ}C, V_{CC} = 5V \pm 5\%, V_{PP} = 21V \pm 0.5V$ | Symbol | Parameter | | Limit | ts | Units | Test Conditions | |----------------------|----------------------------------------------------------|------|--------------------|---------------------|----------|--------------------------------------------------------| | | i di diliotoi | | Typ <sup>(3)</sup> | Max | O, III S | (Note 1) | | l <sub>Ll</sub> | Input Current (All Inputs) | | | 10 | μΑ | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | V <sub>IL</sub> | Input Low Level (All Inputs) | -0.1 | | 0.8 | V | | | V <sub>IH</sub> | Input High Level (All Inputs Except OE/V <sub>PP</sub> ) | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | | V <sub>OL</sub> | Output Low Voltage During Verify | | | 0.45 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage During Verify | 2.4 | | | ٧ | I <sub>OH</sub> = -400 μA | | I <sub>CC2</sub> (4) | V <sub>CC</sub> Supply Current (Program and Verify) | | 85 | 100 | mA | | | I <sub>PP2</sub> (4) | V <sub>PP</sub> Supply Current (Program) | | | 30 | mA | $\overline{CE} = V_{IL}, \overline{OE}/V_{PP} = V_{P}$ | | V <sub>ID</sub> | A <sub>9</sub> inteligent Identifier Voltage | 11.5 | | 12.5 | ٧ | | ### A.C. PROGRAMMING CHARACTERISTICS $T_A = 25^{\circ}C \pm 5^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ , $V_{PP} = 21V \pm 0.5V$ | Symbol | Parameter | Limits | | | Units | Test Conditions* | |------------------|-------------------------------------------------------|--------|--------|-----|-------|--------------------------------------------------------| | | | Min | Typ(3) | Max | Oille | (Note 1) | | t <sub>AS</sub> | Address Setup Time | 2 | | | μs | | | t <sub>OES</sub> | ÖE/V <sub>PP</sub> Setup Time | 2 | | | μs | | | tos | Data Setup Time | 2 | | | μs | | | t <sub>AH</sub> | Address Hold Time | 0 | | | μs | | | t <sub>DH</sub> | Data Hold Time | 2 | | | μs | | | tDFP | OE/V <sub>PP</sub> High to Output Not Driven | 0 | | 130 | ns | (Note 2) | | tpw | CE Pulse Width During Programming | 20 | 50 | 55 | ms | | | t <sub>OEH</sub> | OE/V <sub>PP</sub> Hold Time | 2 | | | μs | | | t <sub>DV</sub> | Data Valid from CE | | | 1 | μs | $\overline{CE} = V_{IL}, \overline{OE}/V_{PP} = V_{I}$ | | t <sub>VR</sub> | V <sub>PP</sub> Recovery Time | 2 | | | μs | | | tpRT | OE/V <sub>PP</sub> Pulse Rise Time During Programming | 50 | | | ns | | - 1. $V_{CC}$ must be applied simultaneously or before $\overline{OE}/V_{PP}$ and removed simultaneously or after $\overline{OE}/V_{PP}$ . - 2. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. - 3. Typical values are for $T_A=25^{\circ}C$ and nominal supply voltages. 4. The maximum current value is with outputs $0_0$ to $0_7$ unloaded. #### **\*A.C. TEST CONDITIONS** Input Rise and Fall Time (10% to 90%) . . . . ≤ 20 ns Input Pulse Levels . . . . . . . . . . . . . 0.45V to 2.4V Input Timing Reference Level ......0.8V and 2.0V Output Timing Reference Level . . . . . 0.8V and 2.0V #### **PROGRAMMING WAVEFORMS** #### NOTES: - 1. The input timing reference level is 0.8V for a V<sub>IL</sub> and 2V for a V<sub>IH</sub>. 2. t<sub>DV</sub> and t<sub>DFP</sub> are characteristics of the device but must be accommodated by the programmer. 3. When programming the 2732A, a 0.1 µF capacitor is required across OE/V<sub>PP</sub> and ground to suppress spurious voltage transients which can damage the device. # **REVISION HISTORY** | Number | Description | |--------|----------------------------------------------------------------------------------------------| | 04 | Revised Pin Configuration. Revised Express Options. Deleted -3, -30, -4, and -45 speed bins. |