**Memory Products** #### **Edition** 2006-01 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2006. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. | HYB39S | HYB39S512400AT(L) HYB39S512800AT(L) HYB39S512160AT(L) | | | | | | |----------|-------------------------------------------------------|---------|--|--|--|--| | Revisio | n History: Rev. 1.4 | 2006-01 | | | | | | Previous | Version: Rev 1.3 | 2004-03 | | | | | | Page | Subjects (major changes since last revision) | | | | | | | All | Data sheet only for -7.5 and -8 speed | | | | | | #### We Listen to Your Comments techdoc.mp@infineon.com Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send us your proposal (including a reference to this document) to: | <b>1</b><br>1.1<br>1.2 | Overview 7 Features 7 Description 7 | |-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>2</b><br>2.1<br>2.2<br>2.3 | Pin Configuration9Signal Pin Description9Package P-TSOPII-5411Block Diagrams12 | | 3<br>3.1<br>3.2<br>3.3<br>3.3.1<br>3.4<br>3.5<br>3.5.1<br>3.5.2<br>3.5.3<br>3.5.4 | Functional Description 15 Operation Definition 15 Initialization 16 Mode Register Definition 17 Burst Length 18 Commands 19 Operations 20 Read and write 20 DQM Function 20 Suspend Mode 20 Power Down 21 | | <b>4</b><br>4.1<br>4.2 | Electrical Characteristics22Operating Conditions22AC Characteristics25 | | 5<br>6 | Timing Diagrams 27 Package Outlines 55 | # HYB39S512[40/80/16]0AT(L) 512-Mbit Synchronous DRAM | Table 1 | Performance | 7 | |----------|--------------------------------------------------------|----| | Table 2 | Ordering Information | 8 | | Table 3 | Pin Configuration of the SDRAM | ξ | | Table 4 | Truth Table: Operation Command | 15 | | Table 5 | Mode Register Definition (BAN[1:0] = 00 <sub>B</sub> ) | | | Table 6 | Burst Length and Sequence | | | Table 7 | Bank Selection by Address Bits | 19 | | Table 8 | Absolute Maximum Ratings | 22 | | Table 9 | Input and Output Capacitances | 22 | | Table 10 | DC Characteristics | | | Table 11 | $I_{DD}$ Conditions | 23 | | Table 12 | $I_{DD}^{DD}$ Specifications | 24 | | Table 13 | AC Characteristics | 25 | # **List of Figures** | Figure 1 | Pin Configuration | 11 | |-----------|-------------------------------------------------------|----| | Figure 2 | Block Diagram for 128M x 4 SDRAM (13/12/2 Addressing) | | | Figure 3 | Block Diagram for 64M x 8 SDRAM (13/11/2 Addressing) | | | Figure 4 | Block Diagram for 32M x 16 SDRAM (13/10/2 Addressing) | | | Figure 5 | Measurement conditions for $t_{AC}$ and $t_{OH}$ | | | Figure 6 | Bank Activate Command Cycle | | | Figure 7 | Burst Read Operation | | | Figure 8 | Read Interrupted by a Read | | | Figure 9 | Read to Write Interval | | | Figure 10 | Minimum Read to Write Interval | | | Figure 11 | Non-Minimum Read to Write Interval | | | Figure 12 | Burst Write Operation | | | Figure 13 | Write Interrupted by a Write | | | Figure 14 | Write Interrupted by a Read | | | Figure 15 | Burst Write with Auto-Precharge | | | Figure 16 | Burst Read with Auto-Precharge | | | Figure 17 | AC Parameters for a Write Timing | | | Figure 18 | AC Parameters for a Read Timing | 34 | | Figure 19 | Mode Register Set | 35 | | Figure 20 | Power on Sequence and Auto Refresh (CBR) | 36 | | Figure 21 | Clock Suspension During Burst Read CAS Latency = 2 | | | Figure 22 | Clock Suspension During Burst Read CAS Latency = 3 | | | Figure 23 | Clock Suspension During Burst Write CAS Latency = 2 | | | Figure 24 | Clock Suspension During Burst Write CAS Latency = 3 | | | Figure 25 | Power Down Mode and Clock Suspend | | | Figure 26 | Self Refresh (Entry and Exit) | | | Figure 27 | Auto Refresh (CBR) | | | Figure 28 | CAS Latency = 2 | | | Figure 29 | CAS Latency = 3 | | | Figure 30 | CAS Latency = 2 | | | Figure 31 | CAS Latency = 3 | | | Figure 32 | CAS Latency = 2 | | | Figure 33 | CAS Latency = 3 | | | Figure 34 | CAS Latency = 2 | | | Figure 35 | CAS Latency = 3 | 51 | | Figure 36 | CAS Latency = 2 | | | Figure 37 | Full Page Burst Read, CAS Latency = 2 | 53 | | Figure 38 | Full Page Burst Write, CAS Latency = 3 | 54 | | Figure 39 | Package Outline P-TSOPII-54-1 (top view) | 55 | | | | | Data Sheet 6 Rev. 1.4, 2006-01 Overview #### 1 Overview This chapter lists all main features of the product family HYB39S512[40/80/16]0AT(L) and the ordering information. #### 1.1 Features - · Fully Synchronous to Positive Clock Edge - 0 to 70 °C Operating Temperature - Four Banks controlled by BA0 & BA1 - Programmable CAS Latency: 2 & 3 - Programmable Wrap Sequence: Sequential or Interleave - Programmable Burst Length: 1, 2, 4, 8 and full page - Multiple Burst Read with Single Write Operation - Automatic and Controlled Precharge Command - Data Mask for Read / Write control (×4, ×8) - Data Mask for byte control (×16) - · Auto Refresh (CBR) and Self Refresh - · Power Down and Clock Suspend Mode - 8192 Refresh Cycles / 64 ms (7.8 ms) - Random Column Address every CLK (1-N Rule) - Single 3.3 V ± 0.3 V Power Supply - LVTTL Interface - Plastic Packages:P-TSOPII-54 400mil width (x4, x8, x16) Table 1 Performance | Part Number Speed Code | ) | | <b>-7.5</b> | -8 | Unit | |------------------------|------|------------------|-------------|-----------|------| | Speed Grade | | | PC133-333 | PC100-222 | _ | | Max. Clock Frequency | @CL3 | $f_{CK}$ | 133 | 125 | MHz | | | | $t_{\text{CK3}}$ | 7.5 | 8 | ns | | | | $t_{AC3}$ | 5.4 | 6 | ns | | | @CL2 | $t_{\rm CK2}$ | 10 | 10 | ns | | | | $t_{AC2}$ | 6 | 6 | ns | #### 1.2 Description The HYB 39S512[40/80/16]0AT(L) are four bank Synchronous DRAM's organized as 4 banks $\times$ 32MBit $\times$ 4, 4 banks $\times$ 16MBit $\times$ 8 and 4 banks $\times$ 8Mbit $\times$ 16 respectively. These synchronous devices achieve high speed data transfer rates for CAS-latencies by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock. The chip is fabricated with INFINEON's advanced 0.14 $\mu$ m 512MBit DRAM process technology. The device is designed to comply with all industry standards set for synchronous DRAM products, both electrically and mechanically. All of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock. Operating the four memory banks in an interleave fashion allows random access operation to occur at higher rate than is possible with standard DRAMs. A sequential and gapless data rate is possible depending on burst length, CAS latency and speed grade of the device. Auto Refresh (CBR) and Self Refresh operation are supported. These devices operates with a single 3.3 V $\pm$ 0.3 V power supply. All 512Mbit components are housed in P-TSOPII-54 packages. Overview Table 2 Ordering Information | Туре | Speed Grade | Package | Description | |---------------------|---------------|----------------------|---------------------------------| | HYB 39S512400AT-7.5 | PC133-333-520 | P-TSOP-54-1 (400mil) | 133MHz 4B × 32M × 4 SDRAM | | HYB 39S512400AT-8 | PC100-222-620 | P-TSOP-54-1 (400mil) | 125MHz 4B × 32M × 4 SDRAM | | HYB 39S512800AT-7.5 | PC133-333-520 | P-TSOP-54-1 (400mil) | 133MHz 4B × 16M × 8 SDRAM | | HYB 39S512800AT-8 | PC100-222-620 | P-TSOP-54-1 (400mil) | 125MHz 4B × 16M × 8 SDRAM | | HYB 39S512160AT-7.5 | PC133-333-520 | P-TSOP-54-1 (400mil) | 133MHz 4B × 8M × 16 SDRAM | | HYB 39S512160AT-8 | PC100-222-620 | P-TSOP-54-1 (400mil) | 125MHz 4B × 8M × 16 SDRAM | | HYB 39S512xx0ATL | PC100-xxx-620 | P-TSOP-54-1 (400mil) | Low Power Versions (on request) | # 2 Pin Configuration This chapter contains the pin configuration table, the TSOP package drawing and the block diagrams. # 2.1 Signal Pin Description Listed below are the pin configurations sections for the various signals of the SDRAM Table 3 Pin Configuration of the SDRAM | Pin | Type | Signal | Polarity | Function | |---------------|-----------------|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | Input | Pulse | Positive<br>Edge | Clock Input The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock. | | CKE | Input | Level | Active<br>High | Clock Enable Activates the CLK signal when high and deactivates the CLK signal when low, thereby initiating either the Power Down mode, Suspend mode, or the Self Refresh mode. | | CS | Input | Pulse | Active<br>Low | Chip Select CS enables the command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. | | RAS CAS<br>WE | Input | Pulse | Active<br>Low | Command Signals When sampled at the positive rising edge of the clock, $\overline{\text{CAS}}$ , $\overline{\text{RAS}}$ , and $\overline{\text{WE}}$ define the command to be executed by the SDRAM. | | A0 - A12 | Input | Level | | Address Inputs During a Bank Activate command cycle, A0-A12 define the row address (RA0-RA12) when sampled at the rising clock edge. During a Read or Write command cycle, A0-An define the column address (CA0-CAn) when sampled at the rising clock edge. CAn depends upon the SDRAM organization: 64M x4SDRAM CAn = CA9, CA11 (Page Length = 2048 bits 32M x8SDRAM CAn = CA9 (Page Length = 1024 bits) 16M x16SDRAM CAn = CA8 (Page Length = 512 bits) In addition to the column address, A10 (= AP) is used to invoke the autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and BA0, BA1 defines the bank to be precharged. If A10 is low, autoprecharge is disabled. During a Precharge command cycle, A10 (= AP) is used in conjunction with BA0 and BA1 to control which bank(s) to precharge. If A10 is high, all four banks will be precharged regardless of the state of BA0 and BA1. If A10 is low, then BA0 and BA1 are used to define which bank to precharge. | | BA0, BA1 | Input | Level | - | Bank Select Bank Select Inputs. Bank address inputs selects which of the four banks a command applies to. | | DQx | Input<br>Output | Level | _ | Data Input/Output Data Input/Output pins operate in the same manner as on EDO or FPM DRAMs. | Table 3 Pin Configuration of the SDRAM (cont'd) | Pin | Туре | Signal | Polarity | Function | |--------------------------------------------|--------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQM | Input | Pulse | Active | Data Mask | | LDQM<br>UDQM | | | High | The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input | | | | | | data to be written if it is low but blocks the write operation if DQM is high. One DQM input is present in x4 and x8 SDRAMs, LDQM and UDQM controls the lower and upper bytes in x16 SDRAMs. | | $V_{DD} V_{SS}$ | Supply | _ | _ | Power and Ground | | | | | | Power and ground for the input buffers and the core logic (3.3 V) | | $\overline{V_{\text{DDQ}} V_{\text{SSQ}}}$ | Supply | _ | _ | Power and Ground for DQs Isolated power supply and ground for the output buffers to provide improved noise immunity. | | NC | _ | _ | _ | Not Connected | | | | | | No internal electrical connection is present. | # 2.2 Package P-TSOPII-54 Listed below are the pin outs of the TSOP packages. TSOPII-54 (400 mil x 875 mil, 0.8 mm pitch) SPP04126 Figure 1 Pin Configuration # 2.3 Block Diagrams The Block diagrams for 8M ×16 are shown below. - Block Diagram for 128M x 4 SDRAM (13/12/2 Addressing) - Block Diagram for 64M x 8 SDRAM (13/11/2 Addressing) Figure 2 Block Diagram for 128M x 4 SDRAM (13/12/2 Addressing) Figure 3 Block Diagram for 64M x 8 SDRAM (13/11/2 Addressing) Figure 4 Block Diagram for 32M x 16 SDRAM (13/10/2 Addressing) # 3 Functional Description This chapter list all defined commands and their usage for this Synchronous DRAM family. ## 3.1 Operation Definition All SDRAM operations are defined by states of control signals $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , and DQM at the positive edge of the clock. The following list shows the truth table for the operation commands. Table 4 Truth Table: Operation Command | Operation | Devics State | CKE<br>N-1 <sup>1)2)</sup> | CKE<br>N1)2<br>) | DQM<br>1)2) | BA0<br>BA11)<br>2) | AP=<br>A101)2<br>) | Addr<br>1)2) | CS<br>1)2) | RAS<br>1)2) | CAS<br>1)2) | WE<br>1)2) | |------------------------------------------|----------------------|----------------------------|------------------|-------------|--------------------|--------------------|--------------|------------|-------------|-------------|------------| | Bank Active | Idle <sup>3)</sup> | Н | Х | Х | V | V | V | L | L | Н | Н | | Bank Precharge | Any | Н | Χ | Х | V | L | Χ | L | L | Н | L | | Precharge All | Any | Н | Χ | Χ | Х | Н | Χ | L | L | Н | L | | Write | Active 3) | Н | Χ | Χ | V | L | V | L | Н | L | L | | Write with Autopre-<br>charge | Active 3) | Н | Х | Х | V | Н | V | L | Н | L | L | | Read | Active 3) | Н | Χ | Χ | V | L | V | L | Н | L | Н | | Read with Autopre-<br>charge | Active 3) | Н | Х | Х | V | Н | V | L | Н | L | Н | | Mode Register Set | Idle | Н | Х | Χ | V | V | V | L | L | L | L | | No Operation | Any | Н | Х | Х | Х | Х | Χ | L | Н | Н | Н | | Burst Stop | Active | Н | Х | Х | Х | Х | X | L | Н | Н | L | | Device Deselect | Any | Н | Χ | Х | Х | Х | Χ | Н | Χ | Χ | Х | | Auto Refresh | Idle | Н | Н | Χ | X | Х | X | L | L | L | Н | | Self Refresh Entry | Idle | Н | L | Χ | Х | Х | Х | L | L | L | Н | | Self Refresh Exit | Idle | L | Н | Χ | Х | Х | Х | Н | Χ | Χ | Х | | | (Self Refr.) | | | | | | | L | Н | Н | Χ | | Clock Suspend<br>Entry | Active | L | Н | Х | Х | X | X | Х | Х | Х | Х | | Power Down Entry<br>(Precharge or active | Idle | Н | L | х | Х | x | х | Н | Х | Х | Х | | standby) | Active <sup>4)</sup> | | | | | | | L | Н | Н | Н | | Clock Suspend Exit | Active | L | Н | Χ | Х | X | X | Х | Χ | Χ | Χ | | Power Down Exit | Any | L | Н | Х | Х | Х | Х | Н | Х | Х | Χ | | | (Power Down) | | | | | | | L | Н | Н | L | | Data Write/Output<br>Enable | Active | Н | Х | L | Х | Х | X | Х | Х | Х | Х | | Data Write/Output<br>Disable | Active | Н | Х | Н | X | X | X | X | Х | X | X | <sup>1)</sup> V = Valid, x = Don't Care, L = Low Level, H = High Level <sup>2)</sup> CKEn signal is input level when commands are provided, CKEn-1 signal is input level one clock before the commands are provided. <sup>3)</sup> This is the state of the banks designated by BA0, BA1 signals. 4) Power Down Mode can not be entered in a burst cycle. When this command asserted in the burst mode cycle device is in clock suspend mode. #### 3.2 Initialization The default power on state of the mode register is supplier specific and may be undefined. The following power on and initialization sequence guarantees the device is preconditioned to each users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and initialized in a predefined manner. During power on, all $_{\rm VDD}$ and $V_{\rm DDQ}$ pins must be built up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The power on voltage must not exceed $V_{\rm DD}$ + 0.3 V on any of the input pins or $V_{\rm DD}$ supplies. The CLK signal must be started at the same time. After power on, an initial pause of 200 $\mu$ s is required followed by a precharge of all banks using the precharge command. To prevent data contention on the DQ bus during power on, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. A minimum of eight Auto Refresh cycles (CBR) are also required. These may be done before or after programming the Mode Register. Failure to follow these steps may lead to unpredictable start-up modes. # 3.3 Mode Register Definition The Mode register designates the operation mode at the read or write cycle. This register is divided into four fields. First, a Burst Length field which sets the length of the burst, Second, an Addressing Selection bit which programs the column access sequence in a burst cycle (interleaved or sequential). Third, a CAS Latency Field to set the access time at clock cycle. Fourth, an Operation Mode field to differentiate between normal operation (Burst read and burst Write) and special Burst Read and Single Write mode. After the initial power up, the mode set operation must be done before any activate command. Any content of the mode register can be altered by re-executing the mode set command. All banks must be in precharged state and CKE must be high at least one clock before the mode set operation. After the mode register is set, a Standby or NOP command is required. Low signals of RAS, CAS, and WE at the positive edge of the clock activate the mode set operation. Address input data at this timing defines parameters to be set as shown in the previous table. Table 5 Mode Register Definition (BAN[1:0] = $00_B$ ) | Field | Bits | Type | Description | |-------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BL | [2:0] | w | Burst Length Number of sequential bits per DQ related to one read/write command, see Note: All other bit combinations are RESERVED | | | | | 000 <sub>B</sub> 1,<br>001 <sub>B</sub> 2,<br>010 <sub>B</sub> 4,<br>011 <sub>B</sub> 8,<br>111 <sub>B</sub> Full Page (Sequential burst type only), | | ВТ | 3 | w | Burst Type See Table 6 for internal address sequence of low order address bits. 0 <sub>B</sub> Sequential, 1 <sub>B</sub> Interleaved, | | CL | [6:4] | w | CAS Latency Number of full clocks from read command to first data valid window. Note: All other bit combinations are RESERVED. 010 <sub>B</sub> 2, 011 <sub>B</sub> 3, | | Mode | [12:7] | w | Operation Mode Note: All other bit combinations are RESERVED. 0 <sub>B</sub> Burst read/burst write, 1 <sub>B</sub> Burst read/single write, | # 3.3.1 Burst Length Table 6 Burst Length and Sequence | Burst Length | Starting | Column Addre | ess | Order of Accesses w | vithin a Burst | | |--------------|----------|--------------|------------------------------------------------|---------------------|------------------|--| | | A2 A1 | | A0 | Type=Sequential | Type=Interleaved | | | 2 | | | 0 | 0–1 | 0–1 | | | | | | 1 | 1–0 | 1–0 | | | 4 | | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | | | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | | 1 | 0 | 2-3-0-1 | 2–3–0–1 | | | | | 1 | 1 | 3-0-1-2 | 3-2-1-0 | | | 8 | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | | | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | | 1 | 1 | 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | | | FullPage | n | · | <u>, </u> | Cn, Cn+1, Cn+2 | not supported | | #### Note: - 1. For a burst length of two, A1-Ai selects the two-data-element block; A0 selects the first access within the block. - 2. For a burst length of four, A2-Ai selects the four-data-element block; A0-A1 selects the first access within the block. - 3. For a burst length of eight, A3-Ai selects the eight-data- element block; A0-A2 selects the first access with in the block. - 4. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. #### 3.4 Commands #### Refresh Mode SDRAM has two refresh modes, Auto Refresh and Self Refresh. Auto Refresh is similar to the CAS -before-RAS refresh of conventional DRAMs. All banks must be precharged before applying any refresh mode. An on-chip address counter increments the word and the bank addresses and no bank information is required for either refresh mode. The chip enters the Auto Refresh mode, when $\overline{RAS}$ and $\overline{CAS}$ are held low and CKE and $\overline{WE}$ are held high at a positive clock transition. The mode restores word line after the refresh and no external precharge command is necessary. A minimum $t_{RC}$ time is required between two automatic refreshes in a burst refresh mode. The same rule applies to any access command after the automatic refresh operation. The chip has an on-chip timer and the Self Refresh mode is available. The mode restores the word lines after $\overline{RAS}$ , $\overline{CAS}$ , and CKE are low and $\overline{WE}$ is high at a positive clock transition. All external control signals including the clock are disabled. Returning CKE to high enables the clock and initiates the refresh exit operation. After the exit command, at least one $t_{RC}$ delay is required prior to any access command. #### **Auto Precharge** Two methods are available to precharge SDRAMs. In an automatic precharge mode, the CAS timing accepts one extra address, CA10, to determine whether the chip restores or not after the operation. If CA10 is high when a Read Command is issued, the Read with Auto-Precharge function is initiated. If CA10 is high when a Write Command is issued, the Write with Auto-Precharge function is initiated. The SDRAM automatically enters the precharge operation a time delay equal to $t_{\rm WR}$ ("write recovery time") after the last data in. A burst operation with Auto-Precharge may only be interrupted by a burst start to another bank. It must not be interrupted by a precharge or a burst stop command. #### **Precharge Command** There is also a separate precharge command available. When $\overline{RAS}$ and $\overline{WE}$ are low and $\overline{CAS}$ is high at a clock timing, it triggers the precharge operation. Three address bits, BA0, BA1 and A10 are used to define banks as shown in the following list. The precharge command can be imposed one clock before the last data out for $\overline{CAS}$ latency = 2 and two clocks before the last data out for $\overline{CAS}$ latency = 3. Writes require a time delay twr ("write recovery time") of 2 clocks minimum from the last data out to apply the precharge command. Table 7 Bank Selection by Address Bits | A10 | BA0 | BA1 | | |-----|-----|-----|-----------| | 0 | 0 | 0 | Bank 0 | | 0 | 0 | 1 | Bank 1 | | 0 | 1 | 0 | Bank 2 | | 0 | 1 | 1 | Bank 3 | | 1 | Х | Х | all Banks | #### **Burst Termination** Once a burst read or write operation has been initiated, there are several methods in which to terminate the burst operation prematurely. These methods include using another Read or Write Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank. When interrupting a burst with another Read or Write Command care must be taken to avoid DQ contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. If a Burst Stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is registered will be written to the memory. ### 3.5 Operations #### 3.5.1 Read and write When RAS is low and both $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ are high at the positive edge of the clock, a RAS cycle starts. According to address data, a word line of the selected bank is activated and all of sense amplifiers associated to the wordline are set. A CAS cycle is triggered by setting $\overline{\text{RAS}}$ high and $\overline{\text{CAS}}$ low at a clock timing after a necessary delay, $t_{\text{RCD}}$ , from the RAS timing. $\overline{\text{WE}}$ is used to define either a read ( $\overline{\text{WE}}$ = H) or a write ( $\overline{\text{WE}}$ = L) at this stage. SDRAM provides a wide variety of fast access modes. In a single $\overline{\text{CAS}}$ cycle, serial data read or write operations are allowed at up to a 166 MHz data rate. The numbers of serial data bits are the burst length programmed at the mode set operation, i.e., one of 1, 2, 4 and 8 and full page. Column addresses are segmented by the burst length and serial data accesses are done within this boundary. The first column address to be accessed is supplied at the CAS timing and the subsequent addresses are generated automatically by the programmed burst length and its sequence. For example, in a burst length of 8 with interleave sequence, if the first address is '2', then the rest of the burst sequence is 3, 0, 1, 6, 7, 4, and 5. Full page burst operation is only possible using the sequential burst type and page length is a function of the I/O organization and column addressing. Full page burst operation does not self terminate once the burst length has been reached. In other words, unlike burst lengths of 2, 4 and 8, full page burst continues until it is terminated using another command. Similar to the page mode of conventional DRAMs, burst read or write accesses on any column address are possible once the RAS cycle latches the sense amplifiers. The maximum $t_{\rm RAS}$ or the refresh interval time limits the number of random column accesses. A new burst access can be done even before the previous burst ends. The interrupt operation at every clock cycle is supported. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. An interrupt which accompanies an operation change from a read to a write is possible by exploiting DQM to avoid bus contention. When two or more banks are activated sequentially, interleaved bank read or write operations are possible. With the programmed burst length, alternate access and precharge operations on two or more banks can realize fast serial data access modes among many different pages. Once two or more banks are activated, column to column interleave operation can be performed between different pages. #### 3.5.2 DQM Function DQM has two functions for data I/O read and write operations. During reads, when it turns to "high" at a clock timing, data outputs are disabled and become high impedance after two clock delay (DQM Data Disable Latency $t_{\rm DQZ}$ ). It also provides a data mask function for writes. When DQM is activated, the write operation at the next clock is prohibited (DQM Write Mask Latency $t_{\rm DQW}$ = zero clocks). ## 3.5.3 Suspend Mode **Data Sheet** During normal access mode, CKE is held high enabling the clock. When CKE is low, it freezes the internal clock and extends data read and write operations. One clock delay is required for mode entry and exit (Clock Suspend Latency $t_{\rm CSL}$ ). #### 3.5.4 Power Down In order to reduce standby power consumption, a power down mode is available. All banks must be precharged and the necessary Precharge delay ( $t_{\rm RP}$ ) must occur before the SDRAM can enter the Power Down mode. Once the Power Down mode is initiated by holding CKE low, all of the receiver circuits except CLK and CKE are gated off. The Power Down mode does not perform any refresh operations, therefore the device can't remain in Power Down mode longer than the Refresh period ( $t_{\rm REF}$ ) of the device. Exit from this mode is performed by taking CKE "high". One clock delay is required for Power Down mode entry and exit. ## 4 Electrical Characteristics # 4.1 Operating Conditions Table 8 Absolute Maximum Ratings | Parameter | Symbol | \ | /alues | Unit | Note/ Test Condition | | | |----------------------------------------------|------------------|------|--------|------|----------------------|--|--| | | | Min. | Max. | | | | | | Voltage on I/O pins relative to $V_{\rm SS}$ | $V_{IN},V_{OUT}$ | -1.0 | +4.6 | V | | | | | Power supply voltage | $V_{DD},V_{DDQ}$ | -1.0 | +4.6 | V | | | | | Operating Temperature | $T_{A}$ | 0 | +70 | °C | | | | | Storage temperature range | $T_{STG}$ | -55 | +150 | °C | | | | | Power dissipation per SDRAM component | $P_{D}$ | _ | 1 | W | | | | | Data out current (short circuit) | $I_{OUT}$ | _ | 50 | mA | | | | Attention: Stresses above the max. values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values maycause irreversible damage to the integrated circuit. Table 9 Input and Output Capacitances<sup>1)</sup> | Parameter | Symbol | V | alues <sup>2)</sup> | Unit | |----------------------------------------------------------------|----------|------|---------------------|------| | | | Min. | Max. | | | Input Capacitance: CK, CK | $C_{I1}$ | 2.5 | 3.5 | pF | | Input capacitance (A0-A12, BA0,BA1,RAS, CAS, WE, CS, CKE, DQM) | $C_{l2}$ | 2.5 | 3.8 | pF | | Input / Output capacitance (DQ) | $C_{10}$ | 4.0 | 6.0 | pF | <sup>1)</sup> $T_{\rm A}$ = 0 to 70 °C; $V_{\rm DD,}$ $V_{\rm DDQ}$ = 3.3 V $\pm$ 0.3 V, f = 1 MHz <sup>2)</sup> Capacitance values are shown for TSOP-54 packages. Capacitance values for TFBGA packages are lower by 0.5 pF Table 10 DC Characteristics<sup>1)</sup> | Parameter | Symbol | | Values | Unit | Note/<br>Test Condition | | |-----------------------------------------------------------------------------------------------|-----------|------------|------------------------|------|-------------------------|--| | | | Min. | Max. | | | | | Supply Voltage | $V_{DD}$ | 3.0 | 3.6 | V | 2) | | | I/O Supply Voltage | $V_{DDQ}$ | 3.0 | 3.6 | ٧ | 2) | | | Input high voltage | $V_{IH}$ | 2.0 | V <sub>DDQ</sub> + 0.3 | V | 2)3) | | | Input low voltage | $V_{IL}$ | -0.3 | 0.8 | V | 2)3) | | | Output high voltage ( $I_{OUT}$ = -4.0 mA) | $V_{OH}$ | 2.4 | _ | V | 2) | | | Output low voltage ( $I_{OUT}$ = 4.0 mA) | $V_{OL}$ | _ | 0.4 | V | 2) | | | Input leakage current, any input (0 V < $V_{\rm IN}$ < $V_{\rm DD}$ , all other inputs = 0 V) | $I_{IL}$ | <b>-</b> 5 | 5 | μА | | | | Output leakage current (DQs are disabled, 0 V < $V_{\rm OUT}$ < VDDQ) | $I_{OL}$ | -5 | 5 | μА | | | <sup>1)</sup> $T_A = 0 \text{ to } 70 \,^{\circ}\text{C}$ Table 11 $I_{\mathrm{DD}}$ Conditions | Parameter | Symbol | |---------------------------------------------------------------------------------------------------------------------------|------------| | Operating Current | $I_{DD1}$ | | Single bank, burst length 4 | | | $I_{\rm O}$ = 0 mA | | | Precharge Standby Current in Power Down Mode | $I_{DD2P}$ | | $CS = V_{IH,min}; CKE \le V_{IL,max}$ | | | Precharge Standby Current in Non-Power Down Mode | $I_{DD2N}$ | | $CS = V_{IH(min.)}$ , $CKE \ge V_{IH(min.)}$ | | | Active Power-Down Standby Current | $I_{DD3N}$ | | One bank active state(max. 4 banks) $\overline{\text{CS}} = V_{\text{IH(min.)}}$ , $\text{CKE} \ge V_{\text{IH(min.)}}$ | | | Active Standby Current | $I_{DD3P}$ | | One bank active state (max. 4 banks) $\overline{\text{CS}} = V_{\text{IH(min.)}}$ , $\text{CKE} \leq V_{\text{IL(max.)}}$ | | | Burst Operating Current | $I_{DD4}$ | | Read command cycling | | | Auto Refresh Current | $I_{DD5}$ | | Auto Refresh command cycling $t_{RFC} = t_{RFC(min.)}$ | | | Self Refresh Current | $I_{DD6}$ | | Self Refresh Mode, CKE = 0.2 V, $t_{CK}$ = infinity ×16 | | <sup>2)</sup> All voltages are referenced to $V_{\rm ss}$ <sup>3)</sup> $V_{IH}$ may overshoot to $V_{DDQ}$ + 2.0 V for pulse width of < 4ns with 3.3 V. $V_{IL}$ may undershoot to -2.0 V for pulse width < 4.0 ns with 3.3 V. Pulse width measured at 50% points with amplitude measured peak to DC reference. Table 12 $I_{DD}$ Specifications | Symbol –7.5<br>Typ. | -7.5 | -7.5 | | | Unit | Note/Test Condition <sup>1)</sup> | | | |---------------------|------|------|------|-----|------|---------------------------------------|--|--| | | Max. | Тур. | Max. | | | | | | | DD1 | 123 | 145 | 95 | 110 | mA | 2)3) | | | | DD2P | 0.6 | 3 | 0.6 | 3 | mA | 2) | | | | DD2N | 23 | 31 | 19 | 25 | mA | 2) | | | | DD3N | 26 | 35 | 21 | 30 | mA | 2) | | | | DD3P | 2 | 4 | 2 | 4 | mA | 2) | | | | DD4 | 97 | 123 | 79 | 100 | mA | 2)3) | | | | r<br>DD5 | 255 | 300 | 240 | 270 | mA | $t_{\rm RFC} = t_{\rm RFC(min.)}^{4}$ | | | | DD6 | 2.1 | 4 | 2.1 | 4 | mA | Standard | | | <sup>1)</sup> $T_A = 0 \text{ to } 70 \,^{\circ}\text{C}$ ; $V_{SS} = 0 \text{ V}$ , $V_{DD}$ , $V_{DDQ} = +3.3 \text{ V} \pm 0.3 \text{ V}$ <sup>2)</sup> These parameters depend on the cycle rate. All values are measured at 133 MHz for "-7" and "-7.5" and at 100 MHz for "-8" components with the outputs open. Input signals are changed once during $t_{\rm ck}$ . <sup>3)</sup> These parameters are measured with continuous data stream during read access and all DQ toggling. CL=3 and BL=4 is assumed and the $V_{DDQ}$ current is excluded. <sup>4)</sup> $t_{RFC} = t_{RFC(min.)}$ "burst refresh" # 4.2 AC Characteristics Table 13 AC Characteristics 1)2)3) | Parameter | Symbol | | <b>-</b> 7.5 | -8 | | Unit | Notes | |--------------------------------------|------------------|----------|--------------|---------|----------|----------|-----------------------------| | | | PC13 | PC133-333 | | )–222 | | | | | | Min. | Max. | Min. | Max. | | | | Clock and Clock Enable | | , | | ' | <u>'</u> | | | | Clock Cycle Time | $t_{CK}$ | 7.5 | _ | 8 | _ | ns | CL3 | | | | 10 | _ | 10 | _ | ns | CL2 | | Clock Frequency | $f_{CK}$ | _ | 133 | _ | 125 | MHz | CL3 | | | | _ | 100 | _ | 100 | MHz | CL2 | | Access Time from Clock | $t_{AC}$ | -<br> - | 5.4<br>6 | -<br> - | 6<br>6 | ns<br>ns | CL3<br>CL2 <sup>3)4)5</sup> | | Clock High Pulse Width | $t_{CH}$ | 2.5 | _ | 3 | _ | ns | | | Clock Low Pulse Width | $t_{CL}$ | 2.5 | _ | 3 | _ | ns | | | Transition time | $t_{T}$ | 0.3 | 1.2 | 0.5 | 10 | ns | | | Setup and Hold Times | 1 ' | | | | | | | | Input Setup Time | $t_{IS}$ | 1.5 | _ | 2 | _ | ns | 6) | | Input Hold Time | $t_{IH}$ | 0.8 | _ | 1 | _ | ns | 6) | | CKE Setup Time | $t_{CKS}$ | 1.5 | _ | 2 | _ | ns | 6) | | CKE Hold Time | $t_{CKH}$ | 0.8 | _ | 1 | _ | ns | 6) | | Mode Register Set-up to Active delay | $t_{RSC}$ | 2 | _ | 2 | _ | $t_{CK}$ | | | Power Down Mode Entry Time | $t_{SB}$ | 0 | 7.5 | 0 | 8 | ns | | | Common Parameters | | | | | | | | | Row to Column Delay Time | $t_{RCD}$ | 20 | _ | 20 | _ | ns | 7) | | Row Precharge Time | $t_{RP}$ | 20 | _ | 20 | _ | ns | 7) | | Row Active Time | $t_{RAS}$ | 45 | 100k | 48 | 100k | ns | 7) | | Row Cycle Time | $t_{RC}$ | 67 | _ | 70 | _ | ns | 7) | | Row Cycle Time during Auto Refresh | $t_{RFC}$ | 67 | | 70 | | ns | | | Activate(a) to Activate(b) Command | $t_{RRD}$ | 15 | _ | 16 | _ | ns | 7) | | period | | | | | | | | | CAS(a) to CAS(b) Command period | $t_{\text{CCD}}$ | 1 | _ | 1 | _ | $t_{CK}$ | | | Refresh Cycle | | | | | | | | | Refresh Period (8192 cycles) | $t_{REF}$ | _ | 64 | _ | 64 | ms | | | Self Refresh Exit Time | $t_{\sf SREX}$ | 1 | _ | 1 | | $t_{CK}$ | | | Read Cycle | | <u> </u> | | | | * | - | | Data Out Hold Time | $t_{OH}$ | 3 | _ | 3 | _ | ns | 3)6) | | Data Out to Low Impedance Time | $t_{LZ}$ | 1 | _ | 0 | _ | ns | | | Data Out to High Impedance Time | $t_{HZ}$ | 3 | 7 | 3 | 8 | ns | | | DQM Data Out Disable Latency | $t_{DQZ}$ | _ | 2 | _ | 2 | $t_{CK}$ | | | Write Cycle | | I | 1 | | | l l | 1 | | Last Data Input to Precharge | $t_{WR}$ | 15 | _ | 16 | _ | ns | 8) | | (Write without AutoPrecharge) | | | | | | | | Table 13 AC Characteristics 1)2)3) | Parameter | Symbol | - | -7.5<br>PC133-333 | | -8<br>PC100-222 | | Notes | |---------------------------------------------------------|------------------------|-------|-------------------|------|-----------------|----------|-------| | | | PC133 | | | | | | | | | Min. | Max. | Min. | Max. | | | | Last Data Input to Activate (Write with Auto Precharge) | t <sub>DAL(min.)</sub> | | | | | $t_{CK}$ | 9) | | DQM Write Mask Latency | $t_{DQW}$ | 0 | _ | 0 | _ | $t_{CK}$ | | - 1) $T_A = 0$ to 70 C; $V_{SS} = 0$ V, $V_{DD}$ , $V_{DDQ} = 3.3$ V $\pm 0.3$ V, $t_T = 1$ ns - 2) For proper power-up see the operation section of this data sheet. - 3) AC timing tests for LV-TTL versions have $V_{\rm IL}$ = 0.4 V and $V_{\rm IH}$ = 2.4 V with the timing referenced to the 1.4 V crossover point. The transition time is measured between $V_{\rm IH}$ and $V_{\rm IL}$ . All AC measurements assume $T_{\rm T}$ = 1 ns with the AC output load circuit shown in figure below. Specified tac and toh parameters are measured with a 50 pF only, without any resistive termination and with an input signal of 1V / ns edge rate between 0.8 V and 2.0 V. - 4) If clock rising time is longer than 1 ns, a time $(t_T/2 0.5)$ ns has to be added to this parameter. - 5) If $t_T$ is longer than 1 ns, a time ( $t_T$ 1) ns has to be added to this parameter. - 6) Access time from clock tac is 4.6 ns for PC133 components with no termination and 0 pF load, Data out hold time toh is 1.8 ns for PC133 components with no termination and 0 pF load. - 7) This parameter determines the minimum required number of clock cycles as follows: the required number of clock cycles is given by the value of the specified parameter divided by the period of the clock. Non-integer values must be rounded up to the next greater integer value. - 8) It is recommended to use two clock cycles between the last data-in and the precharge command in case of a write command without Auto-Precharge. One clock cycle between the last data-in and the precharge command is also supported, but restricted to cycle times tck greater or equal the specified $t_{\rm WR}$ value, where $t_{\rm CK}$ is equal to the actual system clock time. - 9) When a Write command with AutoPrecharge has been issued, a time of $t_{DAL(min.)}$ has be fullfilled before the next Activate Command can be applied. For each of the terms, if not already an integer, round up to the next highest integer. $t_{ck}$ is equal to the actual system clock time. Figure 5 Measurement conditions for $t_{AC}$ and $t_{OH}$ Figure 6 Bank Activate Command Cycle Figure 7 Burst Read Operation Figure 8 Read Interrupted by a Read Figure 9 Read to Write Interval Figure 10 Minimum Read to Write Interval Figure 11 Non-Minimum Read to Write Interval Figure 12 Burst Write Operation Figure 13 Write Interrupted by a Write Figure 14 Write Interrupted by a Read Figure 15 Burst Write with Auto-Precharge Figure 16 Burst Read with Auto-Precharge Figure 17 AC Parameters for a Write Timing Figure 18 AC Parameters for a Read Timing Figure 19 Mode Register Set Figure 20 Power on Sequence and Auto Refresh (CBR) Figure 21 Clock Suspension During Burst Read CAS Latency = 2 Figure 22 Clock Suspension During Burst Read CAS Latency = 3 Figure 23 Clock Suspension During Burst Write CAS Latency = 2 Figure 24 Clock Suspension During Burst Write CAS Latency = 3 Figure 25 Power Down Mode and Clock Suspend Figure 26 Self Refresh (Entry and Exit) Figure 27 Auto Refresh (CBR) Figure 28 CAS Latency = 2 45 Figure 29 CAS Latency = 3 46 Figure 30 CAS Latency = 2 Figure 31 CAS Latency = 3 Figure 32 CAS Latency = 2 Figure 33 CAS Latency = 3 50 Figure 34 CAS Latency = 2 Figure 35 CAS Latency = 3 Figure 36 CAS Latency = 2 Figure 37 Full Page Burst Read, CAS Latency = 2 Figure 38 Full Page Burst Write, CAS Latency = 3 **Package Outlines** # 6 Package Outlines Figure 39 Package Outline P-TSOPII-54-1 (top view)