

# W83194BR-323/W83194BG-323 STEPLESS CLOCK FOR INTEL BROOKDALE CHIPSET

Date: 03/22/2006 Revision: 2.1





## W83194BR-323 Data Sheet Revision History

|    | PAGES | DATES      | VERSION | WEB<br>VERSION | MAIN CONTENTS                                         |
|----|-------|------------|---------|----------------|-------------------------------------------------------|
| 1  | n.a.  |            |         | n.a.           | All of the versions before 0.50 are for internal use. |
| 2  | n.a.  | 13/May     | 1.0     | n.a            | Change version and version on web site to 1.0         |
| 3  | P13   | 02/August  | 1.1     | 1.1            | Delete Test mode register.                            |
| 4  | All   | 02/20/2003 | 2.0     | 2.0            | Update new form                                       |
| 5  |       | 03/22/2006 | 2.1     |                | Add lead free part number W83194BG-323                |
| 6  |       |            |         |                |                                                       |
| 7  |       |            |         |                |                                                       |
| 8  |       |            |         |                |                                                       |
| 9  |       |            |         |                |                                                       |
| 10 |       |            |         |                |                                                       |

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this data sheet belong to their respective owners.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.



| Ta  | h  | Δ۱ | of  | C | on | tρ | nt.  |
|-----|----|----|-----|---|----|----|------|
| 1 a | LJ | 15 | .,, |   |    |    | ,,,, |

| 1.  | GENE  | ERAL DESCRIPTION                                                    | 1  |
|-----|-------|---------------------------------------------------------------------|----|
| 2.  | PROI  | DUCT FEATURES                                                       | 1  |
| 3.  | BLOC  | CK DIAGRAM                                                          | 2  |
| 4.  | PIN C | CONFIGURATION                                                       | 2  |
| 5.  | PIN D | DESCRIPTION                                                         | 3  |
|     | 5.1   | Crystal I/O                                                         | 3  |
|     | 5.2   | CPU, 3V66, and PCI Clock Outputs                                    | 3  |
|     | 5.3   | I <sup>2</sup> C Control Interface                                  | 4  |
|     | 5.4   | Fixed Frequency Outputs                                             | 4  |
|     | 5.5   | Power Pins                                                          | 5  |
| 6.  | FREC  | QUENCY SELECTION BY HARDWARE OR SOFTWARE                            | 6  |
| 7.  | I2C C | CONTROL AND STATUS REGISTERS                                        | 7  |
|     | 7.1   | Register 0: Frequency Select Register (default = 0)                 | 7  |
|     | 7.2   | Register 1: CPU Clock Register (1 = enable, 0 = Stopped)            | 7  |
|     | 7.3   | Register 2: PCI Clock Register (1 = enable, 0 = Stopped)            | 7  |
|     | 7.4   | Register 3: PCI, 48MHz Clock Register (1 = enable, 0 = Stopped)     | 8  |
|     | 7.5   | Register 4: 3V66 Control Register (1 = enable, 0 = Stopped)         | 8  |
|     | 7.6   | Register 5: Watchdog Control Register                               | 8  |
|     | 7.7   | Register 6: Watchdog Timer Register                                 | 9  |
|     | 7.8   | Register 7: M/N Program Register                                    | 9  |
|     | 7.9   | Register 8: M/N Program Register                                    | 9  |
|     | 7.10  | Register 9: Spread Spectrum Programming Register                    | 10 |
|     | 7.11  | Register 10: Divisor and Step-less Enable and Skew Control Register | 10 |
|     | 7.12  | Register 11: Winbond Chip ID Register (Read Only)                   | 11 |
|     | 7.13  | Register 12: Winbond Chip ID Register (Read Only)                   | 11 |
|     | 7.14  | Register 13: Reserved                                               | 11 |
|     | 7.15  | Register 14: CPU to PCI Skew Control                                | 12 |
|     | 7.16  | Register 15: SEL24_48 and SEL48_66 Control                          | 12 |
| 8.  | ACCE  | ESS INTERFACE                                                       | 13 |
|     | 8.1   | Block Write protocol                                                | 13 |
|     | 8.2   | Block Read protocol                                                 | 13 |
|     | 8.3   | Byte Write protocol                                                 | 13 |
|     | 8.4   | Byte Read protocol                                                  | 13 |
| 9.  | ORDI  | ERING INFORMATION                                                   | 14 |
| 10. | HOW   | TO READ THE TOP MARKING                                             | 14 |
| 11  | PACK  | (AGE DRAWING AND DIMENSIONS                                         | 15 |



#### 1. GENERAL DESCRIPTION

The W83194BR-323 is a Clock Synthesizer for Intel Brook dale 845 chipset. W83194BR-323 provides all clocks required for high-speed microprocessor and provides step-less frequency programming and 32 different frequencies of CPU, PCI, and 3V66 clocks setting. All clocks are externally selectable with smooth transitions.

The W83194BR-323 provides  $I^2C$  serial bus interface to program the registers to enable or disable each clock outputs and provides -0.5% and +/-0.25% center type spread spectrum or programmable S.S.T. scale to reduce EMI.

The W83194BR-323 also has watchdog timer and reset output pin to support auto-reset when systems hanging caused by improper frequency setting.

The W83194BR-323 accepts a 14.318 MHz reference crystal as its input and runs on a 3.3V supply. High drive PCI CLOCK outputs typically provide greater than 1 V /ns slew rate into 30 pF loads. The fixed frequency outputs as REF and 48 MHz provide better than 0.5V /ns slew rate.

#### 2. PRODUCT FEATURES

3 Differential pairs of CPU clock outputs

- 4 3V66 clock outputs
- 10 PCI synchronous clocks
- 24\_48Mhz clock output for super I/O.
- 48 MHz clock output for USB.
- Skew form CPU to PCI clock 1 to 4 ns, center 2.6 ns
- Smooth frequency switch with selections from 66.8 to 200MHz
- Step-less frequency programming
- I<sup>2</sup>C 2-Wire serial interface and support byte read/write and block read/write.
- -0.5% and +/- 0.25% center type spread spectrum
- Programmable S.S.T. scale to reduce EMI
- Programmable registers to enable/stop each output and select modes
- Watch Dog Timer and RESET# output pins
- 48-pin SSOP package

- 1 -



# STEPLESS CLOCK FOR INTEL BROOKDALE CHIPSET

#### 3. BLOCK DIAGRAM



#### 4. PIN CONFIGURATION





#### 5. PIN DESCRIPTION

| BUFFER TYPE SYMBOL   | DESCRIPTION                           |
|----------------------|---------------------------------------|
| IN                   | Input                                 |
| IN <sub>td120k</sub> | Input pin and internal 120K pull down |
| OUT                  | Output                                |
| OD                   | Open Drain                            |
| I/O                  | Bi-directional Pin                    |
| I/OD                 | Bi-directional Pin, Open Drain        |
| #                    | Active Low                            |
| *                    | Internal 120kΩ pull-up                |
| &                    | Internal 120kΩ pull-down              |

# 5.1 Crystal I/O

| PIN | PIN NAME | TYPE | DESCRIPTION                                                                    |
|-----|----------|------|--------------------------------------------------------------------------------|
| 3   | XIN      |      | Crystal input with internal loading capacitors (18pF) and feedback resistors.  |
| 4   | XOUT     |      | Crystal output at 14.318MHz nominally with internal loading capacitors (18pF). |

## 5.2 CPU, 3V66, and PCI Clock Outputs

| PIN      | PIN NAME                         | TYPE                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|----------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | CPUCLK_T [0:2]<br>CPUCLK_C [0:2] |                      | Low skew (< 250ps) differential clock outputs for host frequencies of CPU and chipset.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 31,30,28 | 3V66_0:2                         | OUT                  | 3.3V 66MHz clock outputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 27       | 3V66_3 / 48MHz                   | OUT                  | 3V66_3 or 48MHz clock output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 35       | *SEL48_66 IREF                   | IN <sub>tp120k</sub> | Latched input for 48MHz or 66MHz select pin. This is internal 120K pull up default 66MHz. In power on reset period, it is a hardware-latched pin, and it can be R/W by I2C control after power on reset period. Select by register 16 bit 6.  Deciding the reference current for the CPUCLK pairs. The pin was connected to the precision resistor tied to ground to decide the appropriate current. There are several modes to select different current via power on trapping the Pin 1 & 48 |
| 20       | RESET#                           | OD                   | (MULTISEL0, 1). The table is show as follows.  System reset signal when the watchdog is time out. This pin will generate 250ms low phase when the watchdog timer is timeout.                                                                                                                                                                                                                                                                                                                  |
| 19       | VTTPWRGD#                        | IN                   | Power good input signal comes from ACPI with low active. This 3.3V input is level sensitive strobe used to determine FS [4:0] and MULTISEL0, MULTISEL1, input are valid and is ready to sampled. This pin is low active.                                                                                                                                                                                                                                                                      |



#### CPU, 3V66, and PCI Clock Outputs, continued

| PIN                       | PIN NAME     | TYPE                 | DESCRIPTION                                                                                                                          |  |  |  |  |
|---------------------------|--------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 42                        | PD#          | IN                   | Power Down Function. This is power down pin, low active                                                                              |  |  |  |  |
|                           |              |                      | (PD#).<br>Internal 120K pull up                                                                                                      |  |  |  |  |
| 6                         | PCICLK_F0    | OUT                  | 3.3V free running PCI clock output.                                                                                                  |  |  |  |  |
|                           | *FS2         | IN <sub>tp120k</sub> | Latched input for FS2 at initial power up for H/W selecting the output frequency, This is internal 120K pull up.                     |  |  |  |  |
| 7                         | PCICLK_F1    | OUT                  | 3                                                                                                                                    |  |  |  |  |
|                           | *FS3         | IN <sub>tp120k</sub> | N <sub>tp120k</sub> Latched input for FS3 at initial power up for H/W selecting the output frequency, This is internal 120K pull up. |  |  |  |  |
| 8                         | PCICLK_F2    | OUT                  | 3.3V free running PCI clock outputs.                                                                                                 |  |  |  |  |
|                           | &SEL24_48    | IN <sub>td120k</sub> | Latched input for 24MHz or 48MHz select pin. This is internal 120K pull down default 24MHz.                                          |  |  |  |  |
| 10                        | PCICLK0      | OUT                  | Low skew (< 250ps) PCI clock outputs.                                                                                                |  |  |  |  |
|                           | *FS4         | IN <sub>tP120k</sub> | Latched input for FS4 at initial power up for H/W selecting the output frequency, This is internal 120K pull up.                     |  |  |  |  |
| 11, 12, 14,<br>15, 16, 17 | PCICLK [1:6] | OUT                  | Low skew (< 250ps) PCI clock outputs.                                                                                                |  |  |  |  |

## 5.3 I<sup>2</sup>C Control Interface

| PIN | Pin Name | Type | Description                                                                   |
|-----|----------|------|-------------------------------------------------------------------------------|
| 25  | SDATA*   | I/OD | Serial data of I <sup>2</sup> C 2-wire control interface with internal pull-  |
|     |          |      | up resistor.                                                                  |
| 26  | SCLK*    | IN   | Serial clock of I <sup>2</sup> C 2-wire control interface with internal pull- |
|     |          |      | up resistor.                                                                  |

## 5.4 Fixed Frequency Outputs

| PIN             | PIN NAME  | TYPE                 | DESCRIPTION                                                                                                                                                                           |
|-----------------|-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48              | REF0      | OUT                  | 14.318NHz output.                                                                                                                                                                     |
|                 | MULTSEL0* | IN <sub>tp120k</sub> | Latched input for MULTSEL0 at initial power up, internal 120K pull up                                                                                                                 |
| 1               | REF1      | OUT                  | 14.318NHz output.                                                                                                                                                                     |
|                 | MULTSEL1* | IN <sub>tp120k</sub> | Latched input for MULTSEL1 at initial power up, internal 120K pull up                                                                                                                 |
| 22              | 48MHz     |                      | 48MHz clock output for USB.                                                                                                                                                           |
|                 | *FS0      | IN <sub>tp120k</sub> | Latched input for FS0 at initial power up for H/W selecting the output frequency. This is internal 120K pull up.                                                                      |
| it is a hardwar |           | OUT                  | 24(default) or 48MHz clock output, In power on reset period, it is a hardware-latched pin, and it can be R/W by I2C control after power on reset period. Select by register 16 bit 7. |
|                 | *FS1      |                      | Latched input for FS1 at initial power up for H/W selecting the output frequency. This is internal 120K pull up.                                                                      |



#### 5.5 Power Pins

| PIN                | PIN NAME | TYPE | DESCRIPTION                        |
|--------------------|----------|------|------------------------------------|
| 2                  | VDDREF   | PWR  | 3.3V power supply for REF.         |
| 9,18               | VDDPCI   | PWR  | 3.3V power supply for PCI.         |
| 32                 | VDD3V66  | PWR  | 3.3V power supply for 3V66.        |
| 39,46              | VDDCPU   | PWR  | 3.3V power supply for CPU.         |
| 34                 | VDDCORE  | PWR  | 3.3V power supply for analog core. |
| 24                 | VDD48    | PWR  | Analog power 3.3V for 48MHz.       |
| 5, 13, 21, 29, 33, | GND      | PWR  | Ground pin for 3.3 V               |
| 36, 43, 47         |          |      | ·                                  |

#### Hardware MULTSEL [1:0] selects Function

| MULTSEL1 | MULTSEL0 | BOARD TARGET<br>TRACE/TERM Z | REFERENCE R,IREF<br>= VDD/(3*RR) | OUTPUT<br>CURRENT | VOH @ Z       |
|----------|----------|------------------------------|----------------------------------|-------------------|---------------|
| 0        | 0        | 50 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=4*IREF        | 1.0V @ 50     |
| 0        | 0        | 60 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=4*IREF        | 1.2V @ 60     |
| 0        | 1        | 50 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=5*IREF        | 1.25V @<br>50 |
| 0        | 1        | 60 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=5*IREF        | 1.5V @ 60     |
| 1        | 0        | 50 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=6*IREF        | 1.5V @ 50     |
| 1        | 0        | 60 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=6*IREF        | 1.8V @ 60     |
| 1        | 1        | 50 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=7*IREF        | 1.75V @<br>50 |
| 1        | 1        | 60 Ω                         | Rr =221 1%<br>IREF = 5.00mA      | loh=7*IREF        | 2.1V @ 50     |
| 0        | 0        | 50 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | loh=4*IREF        | 0.47V @<br>50 |
| 0        | 0        | 60 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | loh=4*IREF        | 0.56V @<br>50 |
| 0        | 1        | 50 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | loh=5*IREF        | 0.58V @<br>50 |
| 0        | 1        | 60 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | loh=5*IREF        | 0.7V @ 60     |
| 1        | 0        | 50 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | loh=6*IREF        | 0.7V @ 50     |
| 1        | 0        | 60 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | loh=6*IREF        | 0.84V @<br>60 |
| 1        | 1        | 50 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | loh=7*IREF        | 0.81V @<br>50 |
| 1        | 0        | 60 Ω                         | Rr =475 1%<br>IREF = 2.32mA      | Ioh=6*IREF        | 0.97V @<br>60 |



#### 6. FREQUENCY SELECTION BY HARDWARE OR SOFTWARE

This frequency table is used at power on latched FS [4:0] value or software programming at SSEL [4:0] (Register 0 bit  $6 \sim 2$ ).

| FS4 | FS3 | FS2 | FS1 | FS0 | CPU (MHZ) | 3V66(MHZ) | PCI (MHZ) | SPREAD % |
|-----|-----|-----|-----|-----|-----------|-----------|-----------|----------|
| 0   | 0   | 0   | 0   | 0   | 102.0     | 68.0      | 34.0      | +/-0.25% |
| 0   | 0   | 0   | 0   | 1   | 105.0     | 70.0      | 35.0      | +/-0.25% |
| 0   | 0   | 0   | 1   | 0   | 108.0     | 72.0      | 36.0      | +/-0.25% |
| 0   | 0   | 0   | 1   | 1   | 111.0     | 74.0      | 37.0      | +/-0.25% |
| 0   | 0   | 1   | 0   | 0   | 114.0     | 76.0      | 38.0      | +/-0.25% |
| 0   | 0   | 1   | 0   | 1   | 117.0     | 78.0      | 39.0      | +/-0.25% |
| 0   | 0   | 1   | 1   | 0   | 120.0     | 80.0      | 40.0      | +/-0.25% |
| 0   | 0   | 1   | 1   | 1   | 123.0     | 82.0      | 41.0      | +/-0.25% |
| 0   | 1   | 0   | 0   | 0   | 126.0     | 63.0      | 31.5      | +/-0.25% |
| 0   | 1   | 0   | 0   | 1   | 130.0     | 65.0      | 32.5      | +/-0.25% |
| 0   | 1   | 0   | 1   | 0   | 136.0     | 68.0      | 34.0      | +/-0.25% |
| 0   | 1   | 0   | 1   | 1   | 140.0     | 70.0      | 35.0      | +/-0.25% |
| 0   | 1   | 1   | 0   | 0   | 144.0     | 72.0      | 36.0      | +/-0.25% |
| 0   | 1   | 1   | 0   | 1   | 148.0     | 74.0      | 37.0      | +/-0.25% |
| 0   | 1   | 1   | 1   | 0   | 152.0     | 76.0      | 38.0      | +/-0.25% |
| 0   | 1   | 1   | 1   | 1   | 156.0     | 78.0      | 39.0      | +/-0.25% |
| 1   | 0   | 0   | 0   | 0   | 160.0     | 80.0      | 40.0      | +/-0.25% |
| 1   | 0   | 0   | 0   | 1   | 164.0     | 82.0      | 41.0      | +/-0.25% |
| 1   | 0   | 0   | 1   | 0   | 166.6     | 66.6      | 33.3      | +/-0.25% |
| 1   | 0   | 0   | 1   | 1   | 170.0     | 68.0      | 34.0      | +/-0.25% |
| 1   | 0   | 1   | 0   | 0   | 175.0     | 70.0      | 35.0      | +/-0.25% |
| 1   | 0   | 1   | 0   | 1   | 180.0     | 72.0      | 36.0      | +/-0.25% |
| 1   | 0   | 1   | 1   | 0   | 185.0     | 74.0      | 37.0      | +/-0.25% |
| 1   | 0   | 1   | 1   | 1   | 190.0     | 76.0      | 38.0      | +/-0.25% |
| 1   | 1   | 0   | 0   | 0   | 66.8      | 66.8      | 33.4      | +/-0.25% |
| 1   | 1   | 0   | 0   | 1   | 100.2     | 66.8      | 33.4      | +/-0.25% |
| 1   | 1   | 0   | 1   | 0   | 133.6     | 66.8      | 33.4      | +/-0.25% |
| 1   | 1   | 0   | 1   | 1   | 200.4     | 66.8      | 33.4      | +/-0.25% |
| 1   | 1   | 1   | 0   | 0   | 66.6      | 66.6      | 33.3      | -0.5%    |
| 1   | 1   | 1   | 0   | 1   | 100.0     | 66.6      | 33.3      | -0.5%    |
| 1   | 1   | 1   | 1   | 0   | 200.0     | 66.6      | 33.3      | -0.5%    |
| 1   | 1   | 1   | 1   | 1   | 133.3     | 66.6      | 33.3      | -0.5%    |



# 7. I2C CONTROL AND STATUS REGISTERS

## 7.1 Register 0: Frequency Select Register (default = 0)

| BIT | NAME         | PWD | DESCRIPTION                                                      |  |  |
|-----|--------------|-----|------------------------------------------------------------------|--|--|
| 7   | EN SPSP      | 0   | nable Spread Spectrum in the frequency table.                    |  |  |
| ,   | LN_SFSF      | 0   | 0 = Normal 1 = Spread Spectrum enabled                           |  |  |
| 6   | SSEL [4]     | 0   |                                                                  |  |  |
| 5   | SSEL [3]     | 0   |                                                                  |  |  |
| 4   | SSEL [2]     | 0   | Frequency selection by software via I <sup>2</sup> C.            |  |  |
| 3   | SSEL [1]     | 0   |                                                                  |  |  |
| 2   | SSEL [0]     | 0   |                                                                  |  |  |
|     |              |     | Enable software program FS [4:0].                                |  |  |
| 1   | EN_SSEL      | 0   | ) = Select frequency by hardware.                                |  |  |
|     |              |     | 1= Select frequency by software I <sup>2</sup> C - Bit 6 ~ 2.    |  |  |
|     |              |     | Enable reload safe frequency when the watchdog is timeout.       |  |  |
| 0   | EN_SAFE_FREQ |     | 0 = reload the FS [4:0] latched pins when watchdog time out.     |  |  |
|     |              |     | 1 = reload the safe frequency bit defined at Register 5 bit 4~0. |  |  |

# 7.2 Register 1: CPU Clock Register (1 = enable, 0 = Stopped)

| BIT | PIN NO | PWD | DESCRIPTION       |  |  |  |  |  |
|-----|--------|-----|-------------------|--|--|--|--|--|
| 7   | 44,45  | 1   | CPUCLK_T2 / C2    |  |  |  |  |  |
| 6   | 37,38  | 1   | CPUCLK_T1 / C1    |  |  |  |  |  |
| 5   | 40,41  | 1   | CPUCLK_T0 / C0    |  |  |  |  |  |
| 4   | -      | Х   | FS [4] Read back. |  |  |  |  |  |
| 3   | -      | Х   | FS [3] Read back  |  |  |  |  |  |
| 2   | -      | Х   | FS [2] Read back  |  |  |  |  |  |
| 1   | -      | Х   | FS [1] Read back  |  |  |  |  |  |
| 0   | -      | Х   | FS [0] Read back  |  |  |  |  |  |

# 7.3 Register 2: PCI Clock Register (1 = enable, 0 = Stopped)

| BIT | PIN NO | PWD | DESCRIPTION                           |
|-----|--------|-----|---------------------------------------|
| 7   | 48     | Χ   | MULTISEL0 trapping pin data read back |
| 6   | 17     | 1   | PCICLK6                               |
| 5   | 16     | 1   | PCICLK5                               |
| 4   | 15     | 1   | PCICLK4                               |
| 3   | 14     | 1   | PCICLK3                               |
| 2   | 12     | 1   | PCICLK2                               |
| 1   | 11     | 1   | PCICLK1                               |
| 0   | 10     | 1   | PCICLK0                               |

Publication Release Date: March 2006 Revision 2.1



## 7.4 Register 3: PCI, 48MHz Clock Register (1 = enable, 0 = Stopped)

| BIT | PIN NO   | PWD | DESCRIPTION |
|-----|----------|-----|-------------|
| 7   | 22       | 1   | 48MHZ       |
| 6   | 23       | 1   | 24_48MHz    |
| 5   | 48       | 1   | REF0        |
| 4   | 1        | 1   | REF1        |
| 3   | Reserved | 1   | Reserved    |
| 2   | 8        | 1   | PCICLK_F2   |
| 1   | 7        | 1   | PCICLK_F1   |
| 0   | 6        | 1   | PCICLK_F0   |

## 7.5 Register 4: 3V66 Control Register (1 = enable, 0 = Stopped)

| BIT | PIN NO | PWD | DESCRIPTION    |
|-----|--------|-----|----------------|
| 7   | -      | 1   | Reserved       |
| 6   | -      | 1   | Reserved       |
| 5   | -      | 1   | Reserved       |
| 4   | -      | 1   | Reserved       |
| 3   | 27     | 1   | 3V66_3 / 48MHz |
| 2   | 28     | 1   | 3V66_2         |
| 1   | 30     | 1   | 3V66_1         |
| 0   | 31     | 1   | 3V66_0         |

# 7.6 Register 5: Watchdog Control Register

| BIT | NAME         | PWD | DESCRIPTION                                                                                                                                                                                                               |  |  |  |  |  |
|-----|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7   | MULTISEL1    | Х   | MULTISEL1 trapping pin data read back                                                                                                                                                                                     |  |  |  |  |  |
| 6   | EN_WD        |     | Enable Watchdog Timer if set to 1. Set to 0, disable watchdog timer. Read this bit will return a counting state. If timer continues down count, this bit will return 1. Otherwise, this bit will return 0.                |  |  |  |  |  |
| 5   | WD_TIMEOUT   |     | atchdog Timeout Status. If the watchdog is started and timer down bunts to zero, this bit will be set to 1. Clear this bit to logic 0, If set to 1, then the watchdog is restart in the next time. This bit is Read Only. |  |  |  |  |  |
| 4   | SAF_FREQ [4] | 0   |                                                                                                                                                                                                                           |  |  |  |  |  |
| 3   | SAF_FREQ [3] | 0   | Matabalan and franciscon bits. These bits will be releaded into EC [4.0]                                                                                                                                                  |  |  |  |  |  |
| 2   | SAF_FREQ [2] | 0   | Natchdog safe frequency bits. These bits will be reloaded into FS [4:0] fithe watchdog is timeout and enable reload safe frequency bits.                                                                                  |  |  |  |  |  |
| 1   | SAF_FREQ [1] | 0   |                                                                                                                                                                                                                           |  |  |  |  |  |
| 0   | SAF_FREQ [0] | 0   |                                                                                                                                                                                                                           |  |  |  |  |  |



## 7.7 Register 6: Watchdog Timer Register

| BIT | NAME        | PWD | DESCRIPTION                                                                                                                                       |
|-----|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | WD_TIME [7] | 0   |                                                                                                                                                   |
| 6   | WD_TIME [6] | 0   |                                                                                                                                                   |
| 5   | WD_TIME [5] | 0   |                                                                                                                                                   |
| 4   | WD_TIME [4] | 0   | Watchdog timeout time. The bit resolution is 250mS. The default time is 8*250mS = 2.0 seconds. If the watchdog timer is start, this register will |
| 3   | WD_TIME [3] | 1   | be down count. Read this register will return a down count value.                                                                                 |
| 2   | WD_TIME [2] | 0   | · ·                                                                                                                                               |
| 1   | WD_TIME [1] | 0   |                                                                                                                                                   |
| 0   | WD_TIME [0] | 0   |                                                                                                                                                   |

# 7.8 Register 7: M/N Program Register

| BIT | NAME      | PWD | DESCRIPTION                                                          |  |  |  |  |
|-----|-----------|-----|----------------------------------------------------------------------|--|--|--|--|
| 7   | N_DIV [8] | 1   | rogrammable N divisor value. Bit 7 ~0 are defined in the Register 8. |  |  |  |  |
| 6   | TEST1     | 1   | Test bit 1. Winbond test bit, do not change them.                    |  |  |  |  |
| 5   | TEST0     | 0   | Test bit 0. Winbond test bit, do not change them.                    |  |  |  |  |
| 4   | M_DIV [4] | 0   |                                                                      |  |  |  |  |
| 3   | M_DIV [3] | 1   |                                                                      |  |  |  |  |
| 2   | M_DIV [2] | 1   | Programmable M divisor value.                                        |  |  |  |  |
| 1   | M_DIV [1] | 0   |                                                                      |  |  |  |  |
| 0   | M_DIV [0] | 1   |                                                                      |  |  |  |  |

# 7.9 Register 8: M/N Program Register

| BIT | NAME                       | PWD | DESCRIPTION                                                                |
|-----|----------------------------|-----|----------------------------------------------------------------------------|
| 7   | N_DIV [7]                  | 0   |                                                                            |
| 6   | N_DIV [6]                  | 1   |                                                                            |
| 5   | N_DIV [5]                  | 1   |                                                                            |
| 4   | N_DIV [4]                  | 0   | Programmable N divisor value bit 7 ~0. The bit 8 is defined in Register 7. |
| 3   | 3 N_DIV [3]<br>2 N_DIV [2] | 0   | Trogrammable in divisor value bit 7 %. The bit 6 is defined in register 7. |
| 2   |                            | 1   |                                                                            |
| 1   | N_DIV [1]                  | 1   |                                                                            |
| 0   | N_DIV [0]                  | 1   |                                                                            |



## 7.10 Register 9: Spread Spectrum Programming Register

| BIT | NAME        | PWD | DESCRIPTION                        |
|-----|-------------|-----|------------------------------------|
| 7   | SP_UP [3]   | 0   | Spread Spectrum Up Counter bit 3.  |
| 6   | SP_UP [2]   | 0   | Spread Spectrum Up Counter bit 2.  |
| 5   | SP_UP [1]   | 0   | Spread Spectrum Up Counter bit 1.  |
| 4   | SP_UP [0]   | 1   | Spread Spectrum Up Counter bit 0   |
| 3   | SP_DOWN [3] | 1   | Spread Spectrum Down Counter bit 3 |
| 2   | SP_DOWN [2] | 1   | Spread Spectrum Down Counter bit 2 |
| 1   | SP_DOWN [1] | 1   | Spread Spectrum Down Counter bit 1 |
| 0   | SP_DOWN [0] | 1   | Spread Spectrum Down Counter bit 0 |

## 7.11 Register 10: Divisor and Step-less Enable and Skew Control Register

| BIT | NAME              | PWD | DESCRIPTION                                                                                                                                                                                                                                |  |  |  |
|-----|-------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7   | EN_MN_PROG        | 0   | 0: use frequency table                                                                                                                                                                                                                     |  |  |  |
|     |                   |     | 1: use M/N register to program frequency                                                                                                                                                                                                   |  |  |  |
|     |                   |     | The equation is <b>VCO freq. = 14.318MHz * (N+4)/ M</b> . When the watchdog timer is timeout, this will be clear. In this time, the frequency is set to hardware default latched or safe frequency set by EN_SFAE_FREQ (Register 0 bit 0). |  |  |  |
| 6   | RATIO_SEL [3]     | 0   |                                                                                                                                                                                                                                            |  |  |  |
| 5   | RATIO_SEL [2]     | _   | CPU, 3V66, and PCI ratio selection. The ratio is shown as                                                                                                                                                                                  |  |  |  |
| 4   | RATIO_SEL [1]     | 1   | following table.                                                                                                                                                                                                                           |  |  |  |
| 3   | RATIO_SEL [0]     | 0   |                                                                                                                                                                                                                                            |  |  |  |
| 2   | CPU_3V66_SKEW [2] | 1   | CPU to 3V66 skew.                                                                                                                                                                                                                          |  |  |  |
| 1   | CPU_3V66_SKEW [1] | 0   |                                                                                                                                                                                                                                            |  |  |  |
| 0   | CPU_3V66_SKEW [0] | 0   |                                                                                                                                                                                                                                            |  |  |  |

#### Table of CPU, 3V66, and PCI clock selection.

## I2C Reg10 Definition

| REG10 | REG10 | REG10 | REG10 |       |       |       |
|-------|-------|-------|-------|-------|-------|-------|
| BIT6  | BIT5  | BIT4  | BIT3  | CPU   | 3V66  | PCI   |
| SSEL3 | SSEL2 | SSEL1 | SSEL0 | RATIO | RATIO | RATIO |
| 0     | 0     | 0     | 0     | 2     | 5     | 10    |
| 0     | 0     | 0     | 1     | 2     | 6     | 12    |
| 0     | 0     | 1     | 0     | 3     | 6     | 12    |
| 0     | 0     | 1     | 1     | 4     | 6     | 12    |
| 0     | 1     | 0     | 0     | 4     | 8     | 16    |
| 0     | 1     | 0     | 1     | 6     | 6     | 12    |



## 7.12 Register 11: Winbond Chip ID Register (Read Only)

| BIT | NAME        | PWD | DESCRIPTION                            |  |  |
|-----|-------------|-----|----------------------------------------|--|--|
| 7   | CHPI_ID [7] | 0   | Winbond Chip ID. W83194BR-323 is 0x57. |  |  |
| 6   | CHPI_ID [6] | 1   | Winbond Chip ID.                       |  |  |
| 5   | CHPI_ID [5] | 0   | Winbond Chip ID.                       |  |  |
| 4   | CHPI_ID [4] | 1   | Winbond Chip ID.                       |  |  |
| 3   | CHPI_ID [3] | 0   | Winbond Chip ID.                       |  |  |
| 2   | CHPI_ID [2] | 1   | Winbond Chip ID.                       |  |  |
| 1   | CHPI_ID [1] | 1   | Winbond Chip ID.                       |  |  |
| 0   | CHPI_ID [0] | 1   | Winbond Chip ID.                       |  |  |

# 7.13 Register 12: Winbond Chip ID Register (Read Only)

| BIT | NAME       | PWD | DESCRIPTION                                                  |  |
|-----|------------|-----|--------------------------------------------------------------|--|
| 7   | SUB_ID [3] | 0   | The sub-chip ID of W83194BR-323 is defined as 0010b.         |  |
| 6   | SUB_ID [2] | 0   | Winbond Sub-Chip ID.                                         |  |
| 5   | SUB_ID [1] | 1   | Winbond Sub-Chip ID.                                         |  |
| 4   | SUB_ID [0] | 0   | Winbond Sub-Chip ID.                                         |  |
| 3   | VER_ID [3] | 0   | Winbond Version ID. The Version ID of W83194BR-323 is 0010b. |  |
| 2   | VER_ID [2] | 0   | Winbond Version ID.                                          |  |
| 1   | VER_ID [1] | 1   | Winbond Version ID.                                          |  |
| 0   | VER_ID [0] | 0   | Winbond Version ID.                                          |  |

#### 7.14 Register 13: Reserved

| BIT | NAME     | PWD | DESCRIPTION |  |
|-----|----------|-----|-------------|--|
| 7   | Reserved | 0   | Reserved    |  |
| 6   | Reserved | 0   | Reserved    |  |
| 5   | Reserved | 1   | Reserved    |  |
| 4   | Reserved | 0   | Reserved    |  |
| 3   | Reserved | 0   | Reserved    |  |
| 2   | Reserved | 1   | Reserved    |  |
| 1   | Reserved | 1   | Reserved    |  |
| 0   | Reserved | 1   | Reserved    |  |



# 7.15 Register 14: CPU to PCI Skew Control

| BIT | NAME             | PWD | DESCRIPTION     |
|-----|------------------|-----|-----------------|
| 7   | Reserved         | 1   |                 |
| 6   | Reserved         | 0   |                 |
| 5   | Reserved         | 0   |                 |
| 4   | CPU_PCI_SKEW [2] | 1   | CPU to PCI Skew |
| 3   | CPU_PCI_SKEW [1] | 0   |                 |
| 2   | CPU_PCI_SKEW [0] | 0   |                 |
| 1   | Reserved         | 0   |                 |
| 0   | Reserved         | 0   |                 |

## 7.16 Register 15: SEL24\_48 and SEL48\_66 Control

| BIT | NAME      | PWD | DESCRIPTION                                                                                                                                 |  |
|-----|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | SEL24_48  | Х   | In power on reset period, it is a hardware-latched pin, and it can be R/W by I2C control after power on reset period. 0-> 24 MHz, 1->48MHz. |  |
| 6   | SEL_48_66 | X   | In power on reset period, it is a hardware-latched pin, and it can be R/W by I2C control after power on reset period. 0-> 48 MHz, 1->66MHz. |  |
| 5   | Reserved  | 0   | Reserved for Winbond internal use, do not change them                                                                                       |  |
| 4   | Reserved  | 0   | Reserved for Winbond internal use, do not change them                                                                                       |  |
| 3   | Reserved  | 0   |                                                                                                                                             |  |
| 2   | Reserved  | 0   |                                                                                                                                             |  |
| 1   | Reserved  | 0   |                                                                                                                                             |  |
| 0   | Reserved  | 1   |                                                                                                                                             |  |



#### STEPLESS CLOCK FOR INTEL BROOKDALE CHIPSET

#### 8. ACCESS INTERFACE

The W83194BR-323 provides I<sup>2</sup>C Serial Bus for microprocessor to read/write internal registers. In the W83194BR-323 is provided Block Read/Block Write and Byte-Data Read/Write protocol. The I<sup>2</sup>C address is defined at 0xD2.

Block Read and Block Write Protocol

#### 8.1 Block Write protocol



#### 8.2 Block Read protocol



## In block mode, the command code must filled 8'h00

#### 8.3 Byte Write protocol



#### 8.4 Byte Read protocol





#### 9. ORDERING INFORMATION

| PART NUMBER  | PACKAGE TYPE        | PRODUCTION FLOW          |  |
|--------------|---------------------|--------------------------|--|
| W83194BR-323 | 48 PIN SSOP         | Commercial, 0°C to +70°C |  |
| W83194BG-323 | 48 PIN SSOP         | Commercial, 0°C to +70°C |  |
| 113313120    | (Lead free package) |                          |  |

#### 10. HOW TO READ THE TOP MARKING





1st line: Winbond logo and the type number:

Normal part:W83194BR-323, Lead free part:W83194BG-323

2nd line: Tracking code 2 8051234

2: wafers manufactured in Winbond FAB 2

**8051234**: wafer production series lot number

3rd line: Tracking code 514 G BB

**514**: packages made in '2005, week 14

**G**: assembly house ID; O means OSE, G means GR

A: Internal use code

B: IC revision

All the trademarks of products and companies mentioned in this data sheet belong to their respective owners.



#### 11. PACKAGE DRAWING AND DIMENSIONS



Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.



#### **Important Notice**

Winbond products are not designed, intended, authorized or warranted for use as components in systems or equipment intended for surgical implantation, atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, or for other applications intended to support or sustain life. Further more, Winbond products are not intended for applications wherein failure of Winbond products could result or lead to a situation wherein personal injury, death or severe property or environmental damage could occur.

Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sales.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.