## UltraLogic™ Very High Speed 12K (36K) Gate 3.3V ČMOS FPGA ## Features - Full 3.3V operation - Very high speed - Loadable counter frequencies greater than 100 MHz - Chip-to-chip operating frequencies up to 85 MHz - Input + logic cell + output delays under 7 ns - Unparalleled FPGA performance for counters, data path, state machines, arithmetic, and random logic - High usable density - 32 x 28 array of 896 logic cells provides 36,000 total available gates - 12.000 typically usable "gate array" gates - Available in 208-pin POFP and 352-pin BGA - Fully PCI compliant inputs & outputs - Low power, high output drive - Standby current typically 100 uA - 16-bit counter operating at 100 MHz consumes 25 mA - Flexible logic cell architecture - Wide fan-in (up to 14 input gates) - Multiple outputs in each cell - Very low cell propagation delay (1.4 ns typical) - Robust routing resources - Fully automatic place and route of designs using up to 100 percent of logic resources - No hand routing required - 256 bidirectional input/output pins - 8 dedicated input/high-drive pins - 8 fanout-independent, low-skew clock - 4 fast clocks driven from dedicated input pins - 4 global clocks driven from any pin or internal logic - Clock skew < 0.5 ns - Input registers - Set-up time <2 ns - Input hysteresis provides high noise immunity - Full JTAG testability - 0.65µ triple layer metal CMOS process with ViaLink™ programming - High-speed metal-to-metal link - Non-volatile antifuse technology - Powerful design tools-Warp3 - Designs entered in VHDL. schematics, or mixed - --- Fast, fully automatic place and route - Waveform simulation with back annotated net delays - PC and workstation platforms - Extensive third party tools support - See Development Systems section ## **Functional Description** The Ultra338012 is a very high speed, 3.3V. CMOS, user-programmable ASIC device. The 896 logic cell field-programmable gate array (FPGA) offers 12,000 typically usable "gate array" gates. This is equivalent to 36,000 EPLD or LCA gates. The Ultra338012 is available in a 208-pin PQFP and 352-pin BGA packages. Low-impedance, metal-to-metal ViaLink interconnect technology provides non-volatile custom logic capable of operating at speeds above 100 MHz with input delays under 4 ns and output delays under 5.5 ns. This permits high-density programmable devices to be used with today's fastest CISC and RISC microprocessors. For detailed information about the Ultra38000 ™ architecture, Ultra38000 Family datasheet. ViaLink and pASIC are trademarks of QuickLogic Corporation. Warp3, Ultra38000, and UltraLogic are trademarks of Cypress Semiconductor Corporation. Document #: 38-00491