# Advanced Micro Devices # Am28F020 # 262,144 x 8-Bit CMOS Flash Memory #### DISTINCTIVE CHARACTERISTICS - High performance - 90 ns maximum access time - CMOS Low power consumption - 30 mA maximum active current - 100 µA maximum standby current - No Data Retention Power - Compatible with JEDEC-standard bytewide 32-Pin EPROM pinouts - 32-pin DIP - 32-pin PLCC - 32-Pin TSOP - 10,000 erase/program cycles minimum - Program and erase voltage 12.0 V +5% - Latch-up protected to 100 mA from -1 V to Vcc +1 V - Flasherase<sup>TM</sup> or Embedded Erase<sup>TM</sup> Electrical Bulk Chip-Erase - Two second typical chip-erase - Flashrite™ or Embedded Program™ - 10 μs typical byte-program - Less than 3 seconds typical chip program - Command register architecture for microprocessor/microcontroller compatible write interface - On-chip address and data latches - Advanced CMOS flash memory technology - Low cost single transistor memory cell - Embedded algorithms for completely self-timed program/erase operations - Automatic program/erase pulse stop timer #### **GENERAL DESCRIPTION** The Am28F020 is a 2 Megabit Flash memory organized as 256K bytes of 8 bits each. AMD's Flash memories offer the most cost-effective and reliable read/write non-volatile random access memory. The Am28F020 is packaged in 32-pin PDIP and PLCC versions. The device is also offered in the ceramic DIP package. It is designed to be reprogrammed and erased in-system or in standard EPROM programmers. The standard Am28F020 offers access times as fast as 90 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention, the Am28F020 has separate chip enable $(\overline{CE})$ and output enable $(\overline{OE})$ controls. AMD's Flash memories augment EPROM functionality with in-circuit electrical erasure and programming. The Am28F020 uses a command register to manage this functionality, while maintaining a standard 32-pin pinout. The command register allows for 100% TTL level control inputs and fixed power supply levels during erase and programming, while maintaining maximum EPROM compatibility. AMD's Flash technology reliably stores memory contents even after 10,000 erase and program cycles. The AMD cell is designed to optimize the erase and programming mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling. The Am28F020 uses a 12.0 V + 5% VPP supply to perform the Flasherase and Flashrite algorithms. The highest degree of latch-up protection is achieved with AMD's proprietary non-epi process. Latch-up protection is provided for stresses up to 100 milliamps on address and data pins from ~1 V to Vcc+1 V. #### **Embedded Program** The Am28F020 is byte programmable using 10 µs programming pulses in accordance with AMD's Flashrite programming algorithm. The device may also be programmed using the Embedded Programming algorithm. The Embedded Programming algorithm does not require the system to time-out or verify the data programmed. The typical room temperature programming time of the Am28F020 is less than three seconds. #### Embedded Frase The entire chip is bulk erased using 10 ms erase pulses according to AMD's Flasherase algorithm. Typical erasure at room temperature is accomplished in less than two seconds. The device may also be erased using the Embedded Erase algorithm. The Embedded Erase algorithm automatically programs the entire array prior to electrical erase. The timing and verification of electrical erase are controlled internal to the device. AMD's Am28F020 is entirely pin and software compatible with existing AMD Flash memories. The availability of the Embedded Program and Erase algorithms does not preclude the use of standard Flashrite and Flasherase algorithms. Thus AMD's devices are always backwards compatible with existing designs. Publication# 14727 Rev. B Amendment/0 issue Date: Merch 1991 ### Embedded Programming Algorithm vs. Flashrite Programming Algorithm The Flashrite Programming algorithm requires the user to write a program set-up command, a program command (program data and address), and a program verify command followed by a read and compare operation. The user is required to time the programming pulse width in order to issue the program verify command. An integrated stop timer prevents any possibility of overprogramming. Upon completion of this sequence the data is read back from the device and compared by the user with the data intended to be written; if there is not a match, the sequence is repeated until there is a match or the sequence has been repeated 25 times. AMD's Embedded Programming algorithm requires the user to only write a program set-up command and a program command (program data and address). The device automatically times the programming pulse width, provides the program verify and counts the number of sequences. A status bit, similar to data polling, provides feedback to the user as to the status of the programming operation. # Embedded Erase Algorithm vs. Flasherase Erase Algorithm The Flasherase Erase algorithm requires the device to be completely programmed prior to executing an erase command. To invoke the erase operation the user writes an erase set-up command, an erase command, and an erase verify command. The user is required to time the erase pulse width in order to issue the erase verify command. An integrated stop timer prevents any possibility of overerasure. Upon completion of this sequence the data is read back from the device and compared by the user with erased data. If there is not a match, the sequence is repeated until there is a match or the sequence has been repeated 1,000 times. AMD's Embedded Erase algorithm requires the user to only write an erase set-up command and erase command. The device will automatically pre-program and verify the entire array. Then the device automatically times the erase pulse width, provides the erase verify and counts the number of sequences. A status bit, similar to data polling, provides feedback to the user as to the status of the erase operation. Commands are written to the command register using standard microprocessor write timings. Register contents serve as inputs to an internal state-machine which controls the erase and programming circuitry. During write cycles, the command register internally latches address and data needed for the programming and erase operations. For system design simplification, the Am28F020 is designed to support either WE or CE controlled writes. During a system write cycle, addresses are latched on the falling edge of WE or CE whichever occurs last. Data is latched on the rising edge of WE or CE whichever occurs first. To simplify the following discussion, the WE pin is used as the write cycle control pin throughout the rest of this text. All setup and hold times are with respect to the WE signal. AMD's Flash technology combines years of EPROM and EEPROM experience to produce the highest levels of quality, reliability, and cost effectiveness. The Am28F020 electrically erases all bits simultaneously using Fowler-Nordheim tunneling. The bytes are programmed one byte at a time using the EPROM programming mechanism of hot electron injection. ## **BLOCK DIAGRAM** 14727-001B ## PRODUCT SELECTOR GUIDE | Family Part No. | | Am28 | F020 | | |----------------------|-----|------|------|------| | Ordering part No: | | | | | | + 10% Vcc Tolerance | -90 | -120 | -150 | -200 | | + 5% Vcc Tolerance | -95 | | | | | Max Access Time (ns) | 90 | 120 | 150 | 200 | | CE (E) Access (ns) | 90 | 120 | 150 | 200 | | OE (G) Access (ns) | 35 | 50 | 75 | 75 | Note: Pin 1 is marked for orientation, # **TSOP PACKAGES\*** \*In development 28F020 256K x 8 Flash Memory in 32 Lead TSOP # **LOGIC SYMBOL** 1 # ORDERING INFORMATION Standard Products AMD standard products are available in several packages and operating ranges. The ordering number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option - c. Reprogram Cycles - d. Package Type - e. Temperature Range - f. Optional Processing | Valid C | Valid Combinations | | | | | | |----------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|--| | AM28F020-90<br>AM28F020-95 | C4PC, C4JC,<br>C3PC, C3JC, | | | | | | | AM28F020-120<br>AM28F020-150<br>AM28F020-200 | C4PC, C4PI, C4JC,<br>C4JI, C4PE, C4PEB,<br>C4JE, C4JEB, C3PC,<br>C3PI, C3JC, C3JI | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. # ORDERING INFORMATION APL Products AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option - c. Reprogram cycles - d. Device Class - e. Package Type - f. Lead Finish | Valid Combinations | | | | | | |--------------------|--------|--|--|--|--| | AM28F020-120 | | | | | | | AM28F020-150 | C4/BXA | | | | | | AM28F020-170 | C3/BXA | | | | | | AM28F020-200 | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. #### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### PIN DESCRIPTION #### Vpp Power supply for erase and programming. VPP must be at high voltage in order to write to the command register. The command register controls all functions required to alter the memory array contents. Memory contents cannot be altered when $V_{PP} \le V_{CC} + 2V$ . ## Vcc Power supply for device operation. (5.0 V + 5% or 10%) #### Vss Ground #### NC No Connect-corresponding pin is not connected internally to the die. #### A0 - A17 Address Inputs for memory locations. Internal latches hold addresses during write cycles. #### DQo-DQ7 Data Inputs during memory write cycles. Internal latches hold data during write cycles. Data Outputs during memory read cycles. # CE (E) The Chip Enable active low input activates the chip's control logic and input buffers. Chip Enable high will deselect the device and operates the chip in stand-by mode. # OE (G) The Output Enable active low input gates the outputs of the device through the data buffers during memory read cycles. # WE (W) The Write Enable active low input controls the write function of the command register to the memory array. The target address is latched on the falling edge of the Write Enable pulse and the appropriate data is latched on the rising edge of the pulse. #### **BASIC PRINCIPLES** The Am28F020 uses 100% TTL-level control inputs to manage the command register. Erase and reprogramming operations use a fixed 12.0V + 5% power supply. # **Read Only Memory** Without high VPP voltage, the Am28F020 functions as a read only memory and operates like a standard EPROM. The control inputs still manage traditional read, standby, output disable, and Auto select modes. # **Command Register** The command register is enabled only when high voltage is applied to the VPP pin. The erase and reprogramming operations are only accessed via the register. In addition, two-cycle commands are required for erase and reprogramming operations. The traditional read, standby, output disable, and Auto select modes are available via the register. The Am28F020's command register is written using standard microprocessor write timings. The register controls an internal state machine that manages all device operations. For system design simplification, the Am28F020 is designed to support either $\overline{\text{WE}}$ or $\overline{\text{CE}}$ controlled writes. During a system write cycle, addresses are latched on the falling edge of $\overline{\text{WE}}$ or $\overline{\text{CE}}$ whichever occurs last. Data is latched on the rising edge of $\overline{\text{WE}}$ or $\overline{\text{CE}}$ whichever occur first. To simplify the following discussion, the $\overline{\text{WE}}$ pin is used as the write cycle control pin throughout the rest of this text. All setup and hold times are with respect to the $\overline{\text{WE}}$ signal. # Overview of Erase/Program Operations Flasherase™ Sequence A multiple step command sequence is required to erase the Flash device (a two-cycle Erase command and repeated one cycle verify commands). #### Note: The Flash memory array must be completely programmed prior to erasure. Refer to the Flasherase Algorithm. - Set-up Erase: Write the Set-up Erase command to the command register. - Erase: Write the Erase command (same as Set-up Erase command) to the command register again. The second command initiates the erase operation. The system software routines must now time-out the erase pulse width (10 ms) prior to issuing the Eraseverify command. An integrated stop timer prevents any possibility of overerasure. - Erase-verify: Write the Erase-verify command to the command register. This command terminates the erase operation. After the erase operation, each byte of the array must be verified. Address information must be supplied with the Erase-verify com- mand. This command verifies the margin and outputs the addressed byte in order to compare the array data with FFH data (Byte erased). After successful data verification the Erase-verify command is written again with new address information. Each byte of the array is sequentially verified in this manner. If data of the addressed location is not verified, the Erase sequence is repeated until the entire array is successfully verified or the sequence is repeated 1000 times. # **Embedded Programming Algorithm** AMD now makes programming extremely simple and reliable. The Embedded Programming algorithm requires the user to only write a program set-up command and a program command. The device automatically times the programming pulse width, provides the program verify and counts the number of sequences. A status bit, similar to data polling, provides feedback to the user as to the status of the programming operation. #### Flashrite Programming Sequence A three step command sequence (a two-cycle Program command and one cycle Verify command) is required to program a byte of the Flash array. Refer to the Flashrite Algorithm. - Set-up Program: Write the Set-up Program command to the command register. - Program: Write the Program command to the command register with the appropriate Address and Data. The system software routines must now time-out the program pulse width (10 μs) prior to issuing the Program-verify command. An integrated stop timer prevents any possibility of overprogramming. - 3. Program-verify: Write the Program-verify command to the command register. This command terminates the programming operation. In addition, this command verifies the margin and outputs the byte just programmed in order to compare the array data with the original data programmed. After successful data verification, the programming sequence is initiated again for the next byte address to be programmed. If data is not verified, the Program sequence is repeated until a successful comparison is verified or the sequence is repeated 25 times. #### **Embedded Erase Algorithm** AMD now makes erasure extremely simple and reliable. The Embedded Erase algorithm requires the user to only write and erase set-up command and erase command. The device will automatically pre-program and verify the entire array. The device automatically times the erase pulse width, provides the erase verify and counts the number of sequences. A status bit, similar to data polling, provides feedback to the user as to the status of the erase operation. #### **Data Write Protection** The Am28F020 is designed to offer protection against accidental erasure or programming, caused by spurious system level signals that may exist during power transitions. The Am28F020 powers up in the read only state irregardless of the state of VPP. If VPP = VPPL then the device contents cannot be altered. If VPP = VPPL the device still powers up in the read mode. In addition, the control register only allows alteration of the memory contents after successful completion of the two step write command sequence. Also, all register write commands are inhibited whenever Vcc is below the write lockout voltage VLKo. #### Noise Protection All control pins (ĈE, WE and ÕE) ignore any pulse widths of less than 10 ns duration. #### Power Up/Power Down Protection To avoid initiation of an inadvertent write cycle during V<sub>CC</sub> and V<sub>PP</sub> power transitions, the device always powers up in the Read mode. Power supply sequencing is not required. # FUNCTIONAL DESCRIPTION Description Of User Modes Table 1. Am28F020 User Bus Operations | | Operation | CE<br>(Ē) | ŌĒ<br>(G) | WE<br>(W) | V <sub>PP</sub><br>(Note 1) | Ao | A9 | I/O | |------------|-------------------------------------------|-----------------|-----------|-----------|-----------------------------|-----|-----------------------------|-----------------------------| | ••• | Read | VIL | VıL | Х | VPPL | Ao | Ag | Dour | | | Standby | VIH | Х | Х | VPPL | Х | Х | HIGH Z | | Read-Only | Output Disable | V <sub>IL</sub> | ViH | ViH | VPPL | Х | X | HIGH Z | | | Auto-select Manufacturer<br>Code (Note 2) | VıL | VIL | ViH | VPPL | VIL | V <sub>ID</sub><br>(Note 3) | CODE<br>(01H) | | | Auto-select Device Code<br>(Note 2) | VIL | VIL | ViH | VPPL | ViH | V <sub>ID</sub><br>(Note 3) | CODE<br>(2AH) | | | Read | VıL | VIL | ViH | VPPH | Ao | A9 | Dout<br>(Note 4) | | Read/Write | Standby (Note 5) | VIH | X | Х | VPPH | Х | Х | HIGH Z | | nead/Wille | Output Disable | VIL | ViH | VIH | VPPH | Х | Х | HIGH Z | | | Write | VIL | Viн | VIL | Vррн | Ao | A <sub>9</sub> | D <sub>IN</sub><br>(Note 6) | #### Legend: X = Don't care, where Don't Care is either $V_{IL}$ or $V_{IH}$ levels, $V_{PPL} = V_{PP} < V_{CC} + 2V$ , See DC Characteristics for voltage levels of $V_{PPH}$ , $V_{PPL} = V_{PP} < V_{CC} + 2V$ , (normal TTL or CMOS input levels, where $v_{PPL} = V_{PPL} V_{PPL$ #### Notes: - VPPL may be grounded, connected with a resistor to ground, or ≤ Vcc +2.0V. VPPH is the programming voltage specified for the device. Refer to the DC characteristics. When VPP = VPPL, memory contents can be read but not written or erased. - 2. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 2. - 3. $11.5 \le V_{ID} \le 13.0V$ - 4. Read operation with VPP = VPPH may access array data or the Auto select codes. - 5. With VPP at high voltage, the standby current is Icc + IPP (standby). - 6. Refer to Table 3 for valid DIN during a write operation. - All inputs are Don't Care unless otherwise stated, where Don't Care is either VIL or VIH levels. In the Auto select mode all addresses except A9 and A0 must be held at VIL. #### **READ ONLY MODE** $V_{PP} < V_{CC} + 2V$ # **Command Register Inactive** #### Read The Am28F020 functions as a read only memory when $V_{PP} < V_{CC} + 2V$ . The Am28F020 has two control functions. Both must be satisfied in order to output data. $\overline{CE}$ controls power to the device. This pin should be used for specific device selection. $\overline{OE}$ controls the device outputs and should be used to gate data to the output pins if a device is selected. Address access time tacc is equal to the delay from stable addresses to valid output data. The chip enable access time tce is the delay from stable addresses and stable $\overline{\text{CE}}$ to valid data at the output pins. The output enable access time is the delay from the falling edge of $\overline{\text{OE}}$ to valid data at the output pins (assuming the addresses have been stable at least tacc – toe). #### Standby Mode The Am28F020 has two standby modes. The CMOS standby mode ( $\overline{CE}$ input held at V<sub>CC</sub> $\pm$ 0.5V), consumes less than 100 $\mu$ A of current. TTL standby mode ( $\overline{CE}$ is held at V<sub>H</sub>) reduces the current requirements to less than 1mA. When in the standby mode the outputs are in a high impedance state, independent of the $\overline{OE}$ input. If the device is deselected during erasure, programming, or program/erase verification, the device will draw active current until the operation is terminated. #### **Output Disable** Output from the device is disabled when $\overline{OE}$ is at a logic high level. When disabled, output pins are in a high impedance state. #### **Auto Select** Flash memories can be programmed in-system or in a standard PROM programmer. The device may be soldered to the circuit board upon receipt of shipment and programmed in-system. Alternatively, the device may initially be programmed in a PROM programmer prior to soldering the device to the board. The Auto select mode allows the reading out of a binary code from the device that will identify its manufacturer and type. This mode is intended for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device. #### Programming In A PROM Programmer To activate this mode, the programming equipment must force $V_{\rm ID}$ (11.5V to 13.0V) on address $A_{\rm 9}$ . Two identifier bytes may then be sequenced from the device outputs by toggling address $A_{\rm 0}$ from $V_{\rm IL}$ to $V_{\rm IH}$ . All other address lines must be held at $V_{\rm IL}$ , and $V_{\rm PP}$ must be less than or equal to $V_{\rm CC}+2.0V$ while using this Auto select mode. Byte 0 ( $A_{\rm 0}=V_{\rm IL}$ ) represents the manufacturer code and byte 1 ( $A_{\rm 0}=V_{\rm IH}$ ) the device identifier code. For the Am28F020 these two bytes are given in the table below. All identifiers for manufacturer and device codes will exhibit odd parity with the MSB (DQ7) defined as the parity bit. (Refer to the AUTO SELECT paragraph in the ERASE, PROGRAM, and READ MODE section for programming the Flash memory device in-system). | Table | 2. / | Am28F | '020 <i>i</i> | <b>Auto</b> | Sel | ect | Code | |-------|------|-------|---------------|-------------|-----|-----|------| |-------|------|-------|---------------|-------------|-----|-----|------| | Туре | Ao | Code<br>(HEX) | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ5 | DQ4 | DQ <sub>3</sub> | DQ <sub>2</sub> | DQ <sub>1</sub> | DQ <sub>0</sub> | |-------------------|-----|---------------|-----------------|-----------------|-----|-----|-----------------|-----------------|-----------------|-----------------| | Manufacturer Code | ViL | 01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Device Code | ViH | 2A | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Ī #### **ERASE, PROGRAM, AND READ MODE** # $V_{PP} = 12.0 \text{ V} \pm 5\%$ Command Register Active #### Write Operations High voltage must be applied to the VPP pin in order to activate the command register. Data written to the register serves as input to the internal state machine. The output of the state machine determines the operational function of the device. The command register does not occupy an addressable memory location. The register is a latch that stores the command, along with the address and data information needed to execute the command. The register is written by bringing $\overline{WE}$ and $\overline{CE}$ to $V_{IL}$ , while $\overline{OE}$ is at $V_{IH}$ . Addresses are latched on the falling edge of $\overline{WE}$ , while data is latched on the rising edge of the $\overline{WE}$ pulse. Standard microprocessor write timings are used. Register bits $R_7 - R_0$ correspond to the data inputs $DQ_7 - DQ_0$ (Refer to Table 3). Register bits $R_7 - R_5$ store the command data. All register bits $R_4$ to $R_0$ must be zero. The only exceptions are: the reset command, when FFH is written to the register and Auto select, when 90H or 80H is written to the register. The device requires the $\overline{OE}$ pin to be V<sub>H</sub> for write operations. This condition eliminates the possibility for bus contention during programming operations. In order to write, $\overline{OE}$ must be V<sub>IL</sub>, and $\overline{CE}$ and $\overline{WE}$ must be V<sub>IL</sub>. If any pin is not in the correct state a write command will not be executed. Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters. #### **Command Definitions** The contents of the command register default to 00H (Read Mode) in the absence of high voltage applied to the VPP pin. The device operates as a read only memory. High voltage on the VPP pin enables the command register. Device operations are selected by writing specific data codes into the command register. Table 4 defines these register commands. #### **Read Command** Memory contents can be accessed via the read command when V<sub>PP</sub> is high. To read from the device, write 00H into the command register. Wait 6 μs before reading the first accessed address location. All subsequent Read operations take tacc. Standard microprocessor read cycles access data from the memory. The device will remain in the read mode until the command register contents are altered. The command register defaults to 00H (read mode) upon VPP power-up. The 00H (Read Mode) register default helps ensure that inadvertent alteration of the memory contents does not occur during the VPP power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. **Table 3. Command Register** | Data Input/Output | DQ <sub>7</sub> | DQ <sub>6</sub> | DQ <sub>5</sub> | DQ4 | DQ₃ | DQ <sub>2</sub> | DQ <sub>1</sub> | DQ₀ | |----------------------------|-----------------|-----------------|-----------------|----------------|-----|-----------------|-----------------|-----| | Command Register | R <sub>7</sub> | R <sub>6</sub> | R₅ | R <sub>4</sub> | Rз | R <sub>2</sub> | Rı | Ro | | Data/Commands (Notes 1, 2) | Х | Х | Х | Х | Х | Х | X | X | #### Notes: - 1. See Table 4 Am28F020 Command Definitions - 2. X = Appropriate Data or Register Commands Table 4. Am28F020 Command Definitions | | First Bus Cy | cle | | Second Bus | Cycle | | |----------------------------------------------|--------------------|---------------------|------------------|--------------------|---------------------|------------------| | Command | Operation (Note 1) | Address<br>(Note 2) | Data<br>(Note 3) | Operation (Note 1) | Address<br>(Note 2) | Data<br>(Note 3) | | Read Memory (Notes 6, 7) | Write | Х | 00H/FFH | Read | RA | RD | | Read Auto select | Write | Х | 80H or 90H | Read | 00H/01H | 01H/2AH | | Set-up Erase/Erase<br>(Note 4) | Write | Х | 20H | Write | Х | 20H | | Erase-Verify (Note 4) | Write | EA | A0H | Read | Х | EVD | | Set-up Program/Program<br>(Note 5) | Write | Х | 40H | Write | PA | PD | | Program-Verify (Note 5) | Write | Х | C0H | Read | Х | PVD | | Embedded Set-up Erase/<br>Embedded Erase | Write | Х | 30H | Write | Х | 30H | | Embedded Set-up Program/<br>Embedded Program | Write | Х | 50H | Write | PA | PD | | Reset (Note 7) | Write | X | FFH | Write | Х | FFH | #### Notes: - 1. Bus operations are defined in Table 1. - 2. RA = Address of the memory location to be read. - EA = Address of the memory location to be read during erase-verify. - PA = Address of the memory location to be programmed. - Addresses are latched on the falling edge of the WE pulse. - 3. RD = Data read from location RA during read operation. - EVD = Data read from location EA during erase-verify. - PD = Data to be programmed at location PA. Data latched on the rising edge of WE. - PVD = Data read from location PA during program-verify. PA is latched on the Program command. - 4. Figure 1 illustrates the Flasherase Electrical Erase Algorithm. - 5. Figure 2 illustrates the Flashrite Programming Algorithm. - Wait 6 μs after first Read command before accessing the data. When the second bus command is a Read command, all subsequent Read operations take t<sub>ACC</sub>. - 7. Please reference Reset Command section on page 5-110. #### FLASH MEMORY PROGRAM/ERASE OPERATIONS Section I: Details AMD's Flasherase and Flashrite Algorithms Section II: Details AMD's Embedded Program and Erase Operations ## Section I: Details AMD's Flasherase and Flashrite Algorithms # Flasherase Erase Sequence Set-up Erase/Erase Commands #### Set-up Erase Set-up Erase is the first of a two-cycle erase command. It is a command-only operation that stages the device for bulk chip erase. The array contents are not altered with this command. 20H is written to the command register in order to perform the Set-up Erase operation. #### Erase The second two-cycle erase command initiates the bulk erase operation. You must write the Erase command (20H) again to the register. The erase operation begins with the rising edge of the WE pulse. The erase operation must be terminated by writing a new command (Erase-verify) to the register. This two step sequence of the Set-up and Erase commands helps to ensure that memory contents are not accidentally erased. Also, chip erasure can only occur when high voltage is applied to the V<sub>PP</sub> pin and all control pins are in their proper state. In absence of this high voltage, memory contents cannot be altered. Refer to AC Erase Characteristics and Waveforms for specific timing parameters. #### Note: The Flash memory device must be fully programmed to 00H data prior to erasure. This equalizes the charge on all memory cells ensuring reliable erasure. #### **Erase-verify Command** The erase operation erases all bytes of the array in parallel. After the erase operation, all bytes must be sequentially verified. The Erase-verify operation is initiated by writing A0H to the register. The byte address to be verified must be supplied with the command. Addresses are latched on the falling edge of the WE pulse. The rising edge of the WE pulse terminates the erase operation. #### Margin Verify During the Erase-verify operation, the Am28F020 applies an internally generated margin voltage to the addressed byte. Reading FFH from the addressed byte indicates that all bits in the byte are properly erased. #### **Verify Next Address** You must write the Erase-verify command with the appropriate address to the register prior to verification of each address. Each new address is latched on the falling edge of WE. The process continues for each byte in the memory array until a byte does not return FFH data or all the bytes in the array are accessed and verified. If an address is not verified to FFH data, the entire chip is erased again (refer to Set-up Erase/Erase). Erase verification then resumes at the address that failed to verify. Erase is complete when all bytes in the array have been verified. The device is now ready to be programmed. At this point, the verification operation is terminated by writing a valid command (e.g. Program set-up) to the command register. Figure 1 and Table 5, the Flasherase electrical erase algorithm, illustrate how commands and bus operations are combined to perform electrical erasure. Refer to AC Erase Characteristics and Waveforms for specific timing parameters. Figure 1. Flasherase Electrical Erase Algorithm # Flasherase Electrical Erase Algorithm This Flash memory device erases the entire array in parallel. The erase time depends on V<sub>PP</sub>, temperature, and number of erase/program cycles on the device. In general, reprogramming time increases as the number of erase/program cycles increases. The Flasherase electrical erase algorithm employs an interactive closed loop flow to simultaneously erase all bits in the array. Erasure begins with a read of the memory contents. The Am28F020 is erased when shipped from the factory. Reading FFH data from the device would immediately be followed by executing the Flash-rite programming algorithm with the appropriate data pattern. Should the device be currently programmed, data other than FFH will be returned from address locations. Follow the Flasherase algorithm. Uniform and reliable erasure is ensured by first programming all bits in the device to their charged state (Data = 00H). This is ac- complished using the Flashrite Programming algorithm. Erasure then continues with an initial erase operation. Erase verification (Data = FFH) begins at address 0000H and continues through the array to the last address, or until data other than FFH is encountered. If a byte fails to verify, the device is erased again. With each erase operation, an increasing number of bytes verify to the erased state. Typically, devices are erased in less than 200 pulses (2 seconds). Erase efficiency may be improved by storing the address of the last byte that fails to verify in a register. Following the next erase operation, verification may start at the stored address location. A total of 1000 erase operations are allowed per reprogram cycle, which corresponds to approximately 10 seconds of cumulative erase time. Erasure typically occurs in one second. The entire sequence of erase and byte verification is performed with high voltage applied to the VPP pin. Figure 1 illustrates the electrical erase algorithm. Table 5. Flasherase Electrical Erase Algorithm | Bus Operations | Command | Comments | |----------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------| | | | Entire memory must = 00H before erasure (Note 3) Note: Use Flashrite programming algorithm (Figure 2) for programming. | | Standby | | Wait for Vpp ramp to Vppн (Note 1)<br>Initialize:<br>Addresses<br>PLSCNT (Pulse count) | | Write | Set-Up Erase | Data = 20H | | Write | Erase | Data = 20H | | Standby | | Duration of Erase Operation (twhwh2) | | Write | Erase-verify (Note 2) | Address = Byte to Verify Data = A0H Stops Erase Operation | | Standby | | Write Recovery Time before Read = 6 μs | | Read | | Read byte to verify erasure | | Standby | | Compare output to FFH Increment pulse count | | Write | Reset | Data = FFH, reset the register for read operations. | | Standby | | Wait for VPP ramp to VPPL (Note 1) | #### Notes: - See DC Characteristics for value of VPPH or VPPL. The VPP power supply can be hard-wired to the device or switchable. When VPP is switched, VPPL may be ground, no connect with a resistor tied to ground, or less than Vcc + 2.0V. - Erase Verify is performed only after chip erasure. A final read compare may be performed (optional) after the register is written with the read command. - 3. The erase algorithm Must Be Followed to ensure proper and reliable operation of the device. 4–116 Am28F020 Figure 2. A.C. Waveforms For Erase Operations # **Analysis of Erase Timing Waveform** #### Note: This analysis does not include the requirement to program the entire array to 00H data prior to erasure. Refer to the Flasherase algorithm. #### Set-up Erase/Erase This analysis illustrates the use of two-cycle erase commands (section A & B). The first erase command (20H) is a set-up command and does not affect the array data (section A). The second erase command (20H) initiates the erase operation (section B) on the rising edge of this WE pulse. All bytes of the memory array are erased in parallel. No address information is required. The erase pulse occurs in section C. #### Time-out A software timing routine (10 ms duration) must be initiated on the rising edge of the WE pulse of section B. An integrated stop timer prevents any possibility of overerasure. #### Note: An integrated stop timer prevents any possibility of overerasure. #### **Erase-verify** Upon completion of the erase software timing routine, the microprocessor must write the Erase-verify command (A0H). This command terminates the erase operation on the rising edge of the WE pulse (section D). The Erase-verify command also stages the device for data verification (section F). After each erase operation each byte must be verified. The byte address to be verified must be supplied with the Erase-verify command (section D). Addresses are latched on the falling edge of the $\overline{\text{WE}}$ pulse. Another software timing routine (6 µs duration) must be executed to allow for generation of internal voltages for margin checking and read operation (section E). During Erase-verification (section F) each address that returns FFH data is successfully erased. Each address of the array is sequentially verified in this manner by repeating sections D thru F until the entire array is verified or an address fails to verify. Should an address location fail to verify to FFH data, erase the device again. Repeat sections A thru F. Resume verification (section D) with the failed address. Each data change sequence allows the device to use up to 1,000 erase pulses to completely erase. Typically 200 erase pulses are required. #### Notes: 1. All address locations must be programmed to 00H prior to erase. This equalizes the charge on all memory cells and ensures reliable erasure. # Flashrite Programming Sequence Set-up Program/Program Command #### Set-up Program The Am28F020 is programmed byte by byte. Bytes may be programmed sequentially or at random. Set-up Program is the first of a two-cycle program command. It stages the device for byte programming. The Set-up Program operation is performed by writing 40H to the command register. #### Program Only after the program set-up operation is completed will the next WE pulse initiate the active programming operation. The appropriate address and data for programming must be available on the second WE pulse. Addresses and data are internally latched on the falling and rising edge of the WE pulse respectively. The rising edge of WE also begins the programming operation. You must write the Program-verify command to terminate the programming operation. This two step sequence of the Set-up and Program commands helps to ensure that memory contents are not accidentally written. Also, programming can only occur when high voltage is applied to the VPP pin and all control pins are in their proper state. In absence of this high voltage, memory contents cannot be programmed. Refer to AC Characteristics and Waveforms for specific timing parameters. #### Program Verify Command Following each programming operation, the byte just programmed must be verified. Write C0H into the command register in order to initiate the Program-verify operation. The rising edge of this WE pulse terminates the programming operation. The Program-verify operation stages the device for verification of the last byte programmed. Addresses were previously latched. No new information is required. #### Margin Verify During the Program-verify operation, the Am28F020 applies an internally generated margin voltage to the addressed byte. A normal microprocessor read cycle outputs the data. A successful comparison between the programmed byte and the true data indicates that the byte was successfully programmed. The original programmed data should be stored for comparison. Programming then proceeds to the next desired byte location. Should the byte fail to verify, reprogram (refer to Set-up Program/Program). Figure 3 and Table 6 indicate how instructions are combined with the bus operations to perform byte programming. Refer to AC Programming Characteristics and Waveforms for specific timing parameters. #### Flashrite Programming Algorithm The Am28F020 Flashrite Programming algorithm employs an interactive closed loop flow to program data byte by byte. Bytes may be programmed sequentially or at random. The Flashrite Programming algorithm uses 10 microsecond programming pulses. Each operation is followed by a byte verification to determine when the addressed byte has been successfully programmed. The program algorithm allows for up to 25 programming operations per byte per reprogramming cycle. Most bytes verify after the first or second pulse. The entire sequence of programming and byte verification is performed with high voltage applied to the VPP pin. Figure 3 and Table 6 illustrate the programming algorithm. Figure 3. Flashrite Programming Algorithm **Table 6. Flashrite Programming Algorithm** | <b>Bus Operations</b> | Command | Comments | |-----------------------|--------------------|-------------------------------------------------------------| | Standby | | Wait for VPP ramp to VPPH (Note 1) Initialize pulse counter | | Write | Set-Up Program | Data = 40H | | Write | Program | Valid Address/Data | | Standby | | Duration of Programming Operation (twhwh1) | | Write | Program-Verify (2) | Data = C0H Stops Program Operation | | Standby | | Write Recovery Time before Read = 6 μs | | Read | | Read byte to verify programming | | Standby | | Compare data output to data expected | | Write | Reset | Data = FFH, resets the register for read operations. | | Standby | | Wait for Vpp ramp to VppL (Note 1) | #### Notes: - 1. See DC Characteristics for value of VPPH. The VPP power supply can be hard-wired to the device or switchable. When VPP is switched, VPPL may be ground, no connect with a resistor tied to ground, or less than Vcc + 2.0V. - Program Verify is performed only after byte programming. A final read/compare may be performed (optional) after the register is written with the read command. Figure 4. A.C. Waveforms for Programming Operations #### **Analysis Of Program Timing Waveforms** #### Set-up Program/Program Two-cycle write commands are required for program operations (section A & B). The first program command (40H) is a set-up command and does not affect the array data (section A). The second program command latches address and data required for programming on the falling and rising edge of WE respectively (section B). The rising edge of this WE pulse (section B) also initiates the programming pulse. The device is programmed on a byte by byte basis either sequentially or randomly. The program pulse occurs in section C. #### Time-out A software timing routine (10 $\mu$ s duration) must be initiated on the rising edge of the $\overline{WE}$ pulse of section B. #### Note: An integrated stop timer prevents any possibility of overprogramming. #### Program-verify Upon completion of the program timing routine, the microprocessor must write the program-verify command (C0H). This command terminates the programming operation on the rising edge of the $\overline{WE}$ pulse (section D). The program-verify command also stages the device for data verification (section F). Another software timing routine (6 $\mu$ s duration) must be executed to allow for generation of internal voltages for margin checking and read operations (section E). During program-verification (section F) each byte just programmed is read to compare array data with original program data. When successfully verified, the next desired address is programmed. Should a byte fail to verify, reprogram the byte (repeat section A thru F). Each data change sequence allows the device to use up to 25 program pulses per byte. Typically, bytes are verified within one or two pulses. ## Section II: Details AMD's Embedded Program and Erase Operations ## **Embedded Erase Algorithm** The automatic chip erase does not require the device to be entirely pre-programmed prior to executing the Embedded set-up erase command and Embedded erase command. Upon executing the Embedded erase command the device automatically will program and verify the entire memory for an all zero data pattern. The system is <u>not</u> required to provide any controls or timing during these operations. When the device is automatically verified to contain an all zero pattern, a self-timed chip erase and verify begin. The erase and verify operation are complete when the data on DQ7 is "1" (see Write Operation Status section) at which time the device returns to Read mode. The system is not required to provide any control or timing during these operations. When using the Embedded Erase algorithm, the erase automatically terminates when adequate erase margin has been achieved for the memory array (<u>no</u> erase verify command is required). The margin voltages are internally generated in the same manner as when the standard erase verify command is used. The Embedded set-up erase command is a command only operation that stages the device for automatic electrical erasure of all bytes in the array. Embedded set-up erase is performed by writing 30H to the command register. To commence automatic chip erase, the command 30H must be written again to the command register. The automatic erase begins on the rising edge of the WE and terminates when the data on DQ7 is "1" (see Write Operation Status section) at which time the device returns to Read mode. Figure 5 and Table 7 illustrate the Embedded Erase algorithm, a typical command string and bus operations. Figure 5. Embedded™ Erase Algorithm Table 7. Embedded Erase Algorithm | Bus Operations | Command | Comments | |----------------|----------------------------------|--------------------------------| | Standby | | Wait for VPP Ramp to VPPH (1) | | Write | Embedded Erase<br>Set-up Command | Data = 30H | | Write | Embedded Erase<br>Command | Data = 30H | | Read | | Data Polling to Verify Erasure | | Standby | | Compare Output to FFH | | Read | | Available for Read Operations | #### Note: See DC Characteristics for value of VPPL. The VPP power supply can be hard-wired to the device or switchable. When VPP is switched, VPPL may be ground, no connect with a resistor tied to ground, or less than Vcc + 2.0 V. Refer to Principles of Operation. # **Embedded Programming Algorithm** The Embedded Set-up Program is a command only operation that stages the device for automatic programming. Embedded Set-up Program is performed by writing 50H to the command register. Once the Embedded Set-up Program operation is performed, the next WE pulse causes a transition to an active programming operation. Addresses are internally latched on the falling edge of the WE pulse. Data is internally latched on the rising edge of the WE pulse. The ris- ing edge of WE also begins the programming operation. The system is <u>not</u> required to provide further controls or timings. The device will automatically provide an adequate internally generated program pulse and verify margin. The automatic programming operation is completed when the data on DQ7 is equivalent to data written to this bit (see Write Operation Status section) at which time the device returns to Read mode (<u>no</u> program verify command is required). Figure 6 and Table 8 illustrate the Embedded Program algorithm, a typical command string, and bus operation. Figure 6. Embedded Programming Algorithm | | Comments | |---------------------------------------------|-----------------------------------------| | | Wait for VPP Ramp to VPPH (1) | | Embedded Erase<br>Set-up Program<br>Command | Data = 50H | | Embedded Program<br>Command | Valid Address/Data | | | Data Polling to Verify Erasure | | | Compare Output to FFH | | | Set-up Program Command Embedded Program | **Table 8. Embedded Programming Algorithm** #### Note: See DC Characteristics for value of VPPH. The VPP power supply can be hard-wired to the device or switchable. When VPP is switched, VPPL may be ground, no connect with a resistor tied to ground, or less than Vcc + 2.0 V. Refer to Principles of Operation. Device is either powered-down, erase inhibit or program inhibit. # Write Operation Status Data Polling—DQ7 Read The Am28F020 features Data Polling as a method to indicate to the host system that the Embedded algorithms are either in progress or completed. While the Embedded Programming algorithm is in operation, an attempt to read the device will produce the compliment data of the data last written to DQ7. Upon completion of the Embedded Program algorithm an attempt to read the device will produce the true data last written to DQ7. The Data Polling feature is valid after the rising edge of the second WE pulse of the two write pulse sequence. While the Embedded Erase algorithm is in operation, DQ7 will read "0" until the erase operation is completed. Upon completion of the erase operation, the data on DQ7 will read "1". The Data Polling feature is valid after the rising edge of the second WE pulse of the two Write pulse sequence. Available for Read Operations The Data Polling feature is only active during Embedded Programming or erase algorithms. See Figure 7a and 8 for the Data Polling timing specifications and diagrams. Figure 7a. Data Polling Algorithm #### Toggle Bit-DQ6 The Am28F020 also features a "Toggle Bit" as a method to indicate to the host system that the Embedded algorithms are either in progress or completed. While the Embedded Program or Erase algorithm is in progress, successive attempts to read data from the device will result in DQ6 toggling between one and zero. Once the Embedded Program or Erase algorithm is completed, DQ6 will stop toggling and valid data will be read. The toggle bit is valid after the rising edge of the first WE pulse of the two write pulse sequence, unlike Data Polling which is valid after the rising edge of the second WE pulse. This feature allows the user to determine if the device is partially through the two write pulse sequence. See 7b and 8 for the Data Polling timing specifications and diagrams. 14727-011B Figure 7b. Toggle Bit Algorithm Figure 8. AC Waveforms for Data Polling and Toggle Bit during Embedded Algorithm Operations 4–124 Am28F020 #### **Algorithm Timing Delays** There are four different timing delays associated with the Flasherase and Flashrite algorithms: - 1. The first delay is associated with the VPP rise-time when VPP first turns on. The capacitors on the VPP bus cause an RC ramp. After switching on the VPP, the delay required is proportional to the number of devices being erased and the 0.1µF/device. VPP must reach its final value 100ns before commands are executed. - 2. The second delay time is the erase time pulse width (10 ms). A software timing routine should be run by the local microprocessor to time out the delay. The erase operation must be terminated at the conclusion of the timing routine or prior to executing any system interrupts that may occur during the erase operation. To ensure proper device operation, write the Erase-verify operation after each pulse, or the device may continue to erase until the memory cells are driven into depletion (over-erasure). Should this happen the internal circuitry will no longer select unique addresses. A symptom of over-erasure is an error attempting to program the next time. Occasionally it is possible to recover over-erased devices by programming all of the locations with 00H data. - 3. A third delay time is required for each programming pulse width (10 µs). The programming algorithm is interactive and verifies each byte after a program pulse. The program operation must be terminated at the conclusion of the timing routine or prior to executing any system interrupts that may occur during the programming operation. - 4. A fourth timing delay associated with both the Flasherase and Flashrite algorithms is the write recovery time (6 µs). During this time internal circuitry is changing voltage levels from the erase/ program level to those used for margin verify and read operations. An attempt to read the device during this period will result in possible false data (it may appear the device is not properly erased or programmed). #### Note Software timing routines should be written in machine language for each of the delays. Code written in machine language requires knowledge of the appropriate microprocessor clock speed in order to accurately time each delay. #### Parallel Device Erasure Many applications will use more than one Flash memory device. Total erase time may be minimized by imple- menting a parallel erase algorithm. Flash memories may erase at different rates. Therefore each device must be verified separately. When a device is completely erased and verified use a masking code to prevent further erasure. The other devices will continue to erase until verified. The masking code applied could be the read command (00H). #### **Power-up Sequence** #### Vcc Prior to Vpp The Am28F020 powers-up in the Read only mode. In addition, the memory contents may only be altered after successful completion of a two step command sequence. #### **Vpp Prior to Vcc** When V<sub>CC</sub> = 0 V, the V<sub>PP</sub> voltage is internally disabled from the device. Memory contents cannot be altered. With V<sub>PP</sub> = 12 V, the Flash device resets to the Read mode when V<sub>CC</sub> rises above 2 V. Power supply sequencing is not required. #### **Reset Command** The Reset command initializes the Flash memory device to the Read mode. In addition, it also provides the user with a safe method to abort any device operation (including program or erase). The Reset command must be written two consecutive times after the set-up Program command (40H). This will reset the device to the Read mode. Following any other Flash command, write the Reset command once to the device. This will safely abort any previous operation and initialize the device to the Read mode. The set-up Program command (40H) is the only command that requires a two sequence reset cycle. The first Reset command is interpreted as program data. However, FFH data is considered null data during programming operations (memory cells are only programmed from a logical "1" to "0"). The second Reset command safely aborts the programming operation and resets the device to the Read mode. Memory contents are not altered in any case. This detailed information is for your reference. It may prove easier to always issue the Reset command two consecutive times. This eliminates the need to determine if you are in the set-up Program state or not. #### **Auto Select Command** Flash memories can be programmed in-system or in a standard PROM programmer. The device may be soldered to the circuit board upon receipt of shipment and programmed in-system. Alternatively, the device may initially be programmed in a PROM programmer prior to soldering the device to the board. #### Programming In-system AMD's Flash memories are designed for use in applications where the local CPU alters memory contents. Accordingly, manufacturer and device codes must be accessible while the device resides in the target system. PROM programmers typically access the signature codes by raising A<sub>9</sub> to a high voltage. However, multiplexing high voltage onto address lines is not a generally desired system design practice. The Am28F020 contains an Auto Select operation to supplement traditional PROM programming methodology. The operation is initiated by writing 80H or 90H into the command register. Following this command, a read cycle address 0000H retrieves the manufacturer code of 01H. A read cycle from address 0001H returns the device code 2AH (See Table 2). To terminate the operation, it is necessary to write another valid command into the register (See Table 3). + 11.4 V to +12.6 V Notes: #### ABSOLUTE MAXIMUM RATINGS Storage Temperature Ceramic Packages - 65°C to +150°C - 65°C to +125°C Plastic Packages Ambient Temperature with Power Applied - 55°C to + 125°C Voltage with Respect To Ground All pins except A<sub>9</sub> and V<sub>PP</sub> (Note 1) - 2.0 V to +7.0 V - 2.0 V to +7.0 V Vcc (Not∈ 1) A<sub>9</sub> (Note 2) -2.0 V to +14.0 VVPP (Note 2) - 2.0 V to +14.0 V Output Short Circuit Current (Note 3) 200 mA - 1. Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, inputs may overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC voltage on output and I/O pins is Vcc + 0.5 V. During voltage transitions, outputs may overshoot to Vcc + 2.0 V for periods up to 20 ns. - 2. Minimum DC input voltage on Ag and VPP pins is -0.5V. During voltage transitions, As and VPP may overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC input voltage on As and VPP is +13.5 V which may overshoot to 14.0 V for periods up to 20 ns. - 3. No more than one output shorted at a time. Duration of the short circuit should not be greater than one second. Conditions equal Vout = 0.5 V or 5.0 V, Vcc = Vcc max. These values are chosen to avoid test problems caused by tester ground degradation. This parameter is sampled and not 100% tested, but guaranteed by characterization. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. # **OPERATING RANGES** Program, Erase, and Verify | Commercial (C) Devices Case Temperature (Tc) | 0°C to +70°C | |----------------------------------------------|---------------------| | Industrial (I) Devices Case Temperature (Tc) | - 40°C to +85°C | | Extended (E) Devices Case Temperature (Tc) | − 55°C to +125°C | | Military (M) Devices Case Temperature (Tc) | – 55°C to +125°C | | Vcc Supply Voltages<br>Vcc for Am28F020-X5 | + 4.75 V to +5.25 V | | Vcc for Am28F020-XX0 | + 4.50 V to +5.50 V | | VPP Supply Voltages Read | - 0.5 V to +12.6 V | # MAXIMUM OVERSHOOT Maximum Negative Input Overshoot 11561-009A # **Maximum Positive Input Overshoot** 11561-010A # Maximum V<sub>PP</sub> Overshoot 11561-011A DC CHARACTERISTICS over operating range unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3, 7 and 8 are tested unless otherwise noted) (Notes 1–3) # DC CHARACTERISTICS-TTL/NMOS COMPATIBLE | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|----------------------------------------------------------|-------------------------------------------------------------|------|--------------|------| | lu | Input Leakage Current Vcc - Vcc Max., Vin = Vcc or Vss | | | +1.0 | μА | | lro | Output Leakage Current | Vcc - Vcc Max.,<br>Vout = Vcc or Vss | | +1.0 | μA | | lccs | Vcc Standby Current | Vcc - Vcc Max.<br>CE = ViH | | 1.0 | mA | | Icc <sub>1</sub> | Vcc Active Read Current | Vcc - Vcc Max., CE = VIL, OE = VIH<br>lout = 0 mA, at 6 MHz | | 30 | mA | | Icc2 | Vcc Programming Current | CE = V <sub>IL</sub><br>Programming in Progress | | 30 | mA | | Іссз | Vcc Erase Current | CE = V <sub>IL</sub><br>Erasure in Progress | | 30 | mA | | IPPS | VPP Standby Current | VPP = VPPL | | +1.0 | μΑ | | IPP1 | VPP Read Current | VPP = VPPH | | 200 | | | | | VPP = VPPL | 1 | +1.0 | μА | | IPP2 | VPP Programming Current | VPP = VPPH<br>Programming in Progress | | 30 | mA | | IPP3 | VPP Erase Current | Vpp = Vppн<br>Erasure in Progress | | 30 | mA | | VIL | Input Low Voltage | | -0.5 | 0.8 | ٧ | | VIH | Input High Voltage | | 2.0 | Vcc<br>+ 0.5 | ٧ | | Vol | Output Low Voltage | lou = 5.8 mA<br>Vcc = Vcc Min. | | 0.45 | ٧ | | Vон1 | Output High Voltage | IoH = -2.5 mA<br>Vcc = Vcc Min. | 2.4 | | ٧ | | ViD | As Auto Select Voltage | A9 = V <sub>ID</sub> | 11.5 | 13.0 | ٧ | | liD | As Auto Select Current | A9 = Vio Max.<br>Vcc - Vcc Max. | | 35 | μА | | VPPL | Ver during Read-Only<br>Operations | Note: Erase/Program are inhibited when VPP = VPPL | 0.0 | Vcc<br>+2.0 | ٧ | | Vppн | Ver during Read/Write Operations | | 11.4 | 12.6 | ٧ | | Vlko | Low Vcc Lock-out Voltage | | 3.2 | | V | ## DC CHARACTERISTICS-CMOS COMPATIBLE | Parameter<br>Symbol | Parameter Description | Test Conditions | ns Min. | | | |---------------------|-------------------------------------|---------------------------------------------------------------|-------------|--------------------------|----| | lu | Input Leakage Current | Vcc - Vcc Max.,<br>Vin = Vcc or Vss | | + 1.0 | μА | | llo | Output Leakage Current | Vcc - Vcc Max.,<br>Vout = Vcc or Vss | | + 1.0 | μA | | lccs | Vcc Standby Current | Vcc - Vcc Max.<br>CE = Vcc ± 0.5 V | | 100 | μΆ | | lcc <sub>1</sub> | Vcc Active Read Current | Vcc - Vcc Max., CE = VIL, OE = VIH<br>lout = 0 mA, at 6 MHz | | 30 | mA | | lcc2 | Vcc Programming Current | CE = V <sub>IL</sub><br>Programming in Progress | | 30 | mA | | Іссз | Vcc Erase Current | CE = V <sub>IL</sub><br>Erasure in Progress | | 30 | mA | | lpps | VPP Standby Current | VPP ≈ VPPL | | + 1.0 | μА | | l <sub>PP1</sub> | VPP Read Current | Vрр ≈ Vррн | | 200 | μА | | IPP2 | VPP Programming Current | V <sub>PP</sub> ≈ V <sub>PPH</sub><br>Programming in Progress | | 30 | mA | | lpp3 | VPP Erase Current | V <sub>PP</sub> ≈ V <sub>PPH</sub><br>Erasure in Progress | | 30 | mA | | VIL | Input Low Voltage | | -0.5 | 0.8 | > | | ViH | input High Voltage | , | 0.7 Vcc | V <sub>CC</sub><br>+ 0.5 | > | | VoĻ | Output Low Voltage | lot = 5.8 mA<br>Vcc = Vcc Min. | | 0.45 | ٧ | | V <sub>OH1</sub> | Output High Voltage | loн2.5 mA, Vcc - Vcc Min. | 0.85<br>Vcc | | ., | | V <sub>OH2</sub> | , , | loн | Vcc<br>-0.4 | | V | | ViD | As Auto Select Voltage | A9 = V <sub>ID</sub> | 11.5 | 13.0 | ٧ | | 1 <sub>ID</sub> | As Auto Select Current | As = Vid Max.<br>Vcc - Vcc Max. | | 35 | μА | | VPPL | VPP during Read-Only<br>Operations | Note: Erase/ Program are inhibited when VPP = VPPL | 0.0 | Vcc<br>+ 2.0 | ٧ | | Vррн | VPP during Read/Write<br>Operations | | 11.4 | 12.6 | > | | VLKO | Low Vcc Lock-out Voltage | | 3.2 | | ٧ | #### Notes: - 1. Caution: the Am28F020 must not be removed from (or inserted into) a socket when Vcc or VPP is applied. - 2. Icc1 is tested with $\overline{OE} = V_{IH}$ to simulate open outputs. - 3. Maximum active power usage is the sum of Icc and IPP. ## PIN CAPACITANCE | Parameter<br>Symbol | Parameter Description | Test Conditions | Тур. | Max. | Unit | |---------------------|-----------------------|-----------------|------|------|------| | Cin | Input Capacitance | Vin = 0 | 8 | 10 | pF | | Соит | Output Capacitance | Vout = 0 | 8 | 12 | pF | | CIN2 | VPP Input Capacitance | VPP = 0 | 8 | 12 | pF | #### Notes: - 1. Sampled, not 100% tested. - 2. Test conditions TA = 25°C, f = 1.0 MHz # SWITCHING CHARACTERISTICS over operating range unless otherwise specified AC CHARACTERISTICS—Read Only Operation (Notes 1– 2) | | ameter | Am28F020 | | | | | | | |--------------|-------------------|-----------------------------------------------------|--------------|------------|------|------|------|------| | Syn<br>JEDEC | nbols<br>Standard | Parameter Description | | -90<br>-95 | -120 | -150 | -200 | Unit | | tavav | trc | Read Cycle Time | Min.<br>Max. | 90 | 120 | 150 | 200 | ns | | telav | tce | Chip Enable<br>Access Time | Min.<br>Max. | 90 | 120 | 150 | 200 | ns | | tavov | tacc | Address<br>Access Time | Min.<br>Max. | 90 | 120 | 150 | 200 | ns | | tgLav | toE | Output Enable<br>Access Time | Min.<br>Max. | 35 | 50_ | 75 | 75 | ns | | telox | tız | Chip Enable to<br>Output in Low Z | Min.<br>Max. | 0 | 0 | 0 | 0 | ns | | tehoz | tor | Chip Disable to<br>Output in High Z | Min.<br>Max. | 20 | 30 | 35 | 35 | ns | | tgLax | toLZ | Output Enable to<br>Output in Low Z | Min.<br>Max. | 0 | 0 | 0 | 0 | ns | | tанаz | tor | Output Disable to<br>Output in High Z | Min.<br>Max. | 20 | 30 | 35 | 35 | ns | | taxox | toн | Output Hold from first of Address, CE, or OE Change | Min.<br>Max. | 0 | 0 | 0 | 0 | ns | | twhgL | | Write Recovery<br>Time before Read | Min.<br>Max. | 6 | 6 | 6 | 6 | μs | | tvcs | | Vcc Set-up Time to<br>Valid Read | Min.<br>Max. | 50 | 50 | 50 | 50 | μs | #### Notes: - Output Load (except Am28F020-95): 1 TTL gate and C<sub>L</sub> = 100 pF, Input Rise and Fall Times: ≤ 10 ns, Input Pulse levels: 0.45 to 2.4 V, Timing Measurement Reference Level - Inputs: 0.8 V and 2 V - 2. The Am28F020-95 Output Load: 1 TTL gate and CL = 30 pF Input Rise and Fall Times: ≤ 10 ns Input Pulse levels: 0 to 3 V Timing Measurement Reference Level: 1.5 V inputs and outputs. 3. tycs is guaranteed by design not tested. # AC CHARACTERISTICS—Write/Erase/Program Operations (Notes 1-4) | | ameter | | Am28F020 | | | | | | |--------------|---------------|------------------------------------------------------------|--------------|-------------|-------------|-------------|-------------|------| | Syn<br>JEDEC | nbolsStandard | Parameter Description | | -90<br>-95 | -120 | -150 | -200 | Unit | | tavav | twc | Write Cycle Time | Min.<br>Max. | 90 | 120 | 150 | 200 | ns | | tavwl | tas | Address Set-Up Time | Min.<br>Max. | 0 | 0 | 0 | 0 | ns | | twlax | tah | Address Hold Time | Min.<br>Max. | 45 | 50 | 60 | 75 | ns | | tovwн | tos | Data Set-Up Time | Min.<br>Max. | 45 | 50 | 60 | 60 | ns | | twhox | tон | Data Hold Time | Min.<br>Max. | 10 | 10 | 10 | 10 | ns | | tоен | ] | Output Enable Hold Time<br>for Embedded™ Algorithm<br>only | Min.<br>Max. | 10 | 10 | 10 | 10 | ns | | twhgl. | twr | Write Recovery Time before Read | Min.<br>Max. | 6 | 6 | 6 | 6 | μs | | tghwl | | Read Recovery Time before Write | Min.<br>Max. | 0 | 0 | 0 | 0 | μs | | telwl | tcs | Chip Enable<br>Set-Up Time | Min.<br>Max. | 0 | 0 | 0 | 0 | ns | | twheh | tсн | Chip Enable<br>Hold Time | Min.<br>Max. | 0 | 0 | 0 | 0 | ns | | twlwh | twp | Write Pulse Width | Min.<br>Max. | 45 | 50 | 50 | 50 | ns | | twhwl | twpн | Write Pulse<br>Width HIGH | Min.<br>Max. | 20 | 20 | 20 | 20 | ns | | twhwh1 | | Duration of<br>Programming Operation | Min.<br>Max. | 10<br>25 | 10<br>25 | 10<br>25 | 10<br>25 | μs | | twhwh2 | | Duration of<br>Erase Operation | Min.<br>Max. | 9.5<br>10.5 | 9.5<br>10.5 | 9.5<br>10.5 | 9.5<br>10.5 | ms | | twнwнз | | Embedded™ Programming<br>Operation (Note 5) | Min.<br>Max. | 16 | 16 | 16 | 16 | μs | | twhwh4 | | Embedded™ Erase<br>Operation | Min.<br>Max. | 9.5 | 9.5 | 9.5 | 9.5 | ms | | tehvp | | Chip Enable Set-Up<br>Time to V <sub>PP</sub> Ramp | Min.<br>Max. | 100 | 100 | 100 | 100 | ns | | tvpel | | VPP Set-Up Time to<br>Chip Enable LOW | Min.<br>Max. | 100 | 100 | 100 | 100 | ns | | tvcs | | Vcc Set-Up Time<br>to Chip Enable Low | Min.<br>Max. | 50 | 50 | 50 | 50 | μs | | tvppr | | Vpp Rise Time<br>90% Vppн | Min.<br>Max. | 500 | 500 | 500 | 500 | ns | | tvppf | | VPP Fall Time<br>10% VPPL | Min.<br>Max. | 500 | 500 | 500 | 500 | ns | | tlko | | Vcc < VLKO<br>to Reset | Min.<br>Max. | 100 | 100 | 100 | 100 | ns | <sup>\*</sup>See notes on following page. #### Notes: - Read timing characteristics during read/write operations are the same as during read-only operations. Refer to AC Characteristics for Read Only operations. - Chip-Enable Controlled Writes: Write operations are driven by the valid combination of Chip-Enable and Write-Enable. In systems where Chip-Enable defines the Write Pulse Width (within a longer Write-Enable timing waveform) all set-up, hold and inactive Write-Enable times should be measured relative to the Chip-Enable waveform. - All devices except Am28F020-95. Input Rise and Fall times: ≤ 10 ns; Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs: 0.8 V and 2.0 V; Outputs: 0.8 V and 2.0 V - Am28F020-95. Input Rise and Fall times: ≤ 10 ns; Input Pulse Levels: 0.0 V to 3.0 V Timing Measurement Reference Level: Inputs and Outputs: 1.5 V - Embedded Program Operation of 16 μs consists of 10 μs program pulse and 6 μs write recovery before read. This is the minimum time for one pass through the programming algorithm. 11561-013B Figure 9. AC Waveforms for Read Operations Figure 10. AC Waveforms for Erase Operations Figure 11. AC Waveforms for Programming Operations Am28F020 #### Notes: - 1. DIN is data input to the device. - 2. Dout is the output of the complement of the data written to the device. - 3. DOUT is the output of the data written to the device. Figure 12. AC Waveforms for Embedded Erase Operation #### Notes: - 1. DIN is data input to the device. - 2. Dout is the output of the complement of the data written to the device. - 3. DOUT is the output of the data written to the device. Figure 13. AC Waveforms for Embedded Programming Operation 4-138 ## **SWITCHING TEST CIRCUIT** 11561-012A CL = 100 pF including jig capacitance (30 pF for Am28F020-95) # **SWITCHING TEST WAVEFORMS** All Devices Except Am28F020-95 AC Testing: Inputs are driven at 2.4 V for a logic "1" and 0.45 V for a logic "0". Input pulse rise and fall times are $\leq$ 10 ns. For Am28F020-95 AC Testing: Inputs are driven at 3.0 V for a logic "1" and 0 V for a logic "0". Input pulse rise and fall times are $\leq$ 10 ns. 08007-003A # **ERASE AND PROGRAMMING PERFORMANCE** | | | Limits | | | | | |-----------------------|--------|---------------|----------------|--------|-------------------------------------------|--| | Parameter | Min. | Тур. | Max. | Unit | Comments | | | Chip Erase Time | | 2<br>(Note 1) | 30<br>(Note 2) | s | Excludes 00H programming prior to erasure | | | Chip Programming Time | | 4<br>(Note 1) | 48 | S | Excludes system-level overhead | | | Erase/Program Cycles | | | | | | | | Am28F020-95C4JC | 10,000 | | | Cycles | | | | Am28F020-95C3JC | 1,000 | | | Cycles | | | #### Notes: - 1. 25°C, 12V VPP - 2. The Embedded algorithm allows for 60 second erase time for military temperature range operations. # **LATCHUP CHARACTERISTICS** | | Min. | Max. | |---------------------------------------------------------------------------------------------------------------|---------|-------------| | Input Voltage with respect to Vss on all pins except I/O pins (Including A <sub>9</sub> and V <sub>PP</sub> ) | -1.0 V | 13.5 V | | Input Voltage with respect to Vss on all pins I/O pins | -1.0 V | Vcc + 1.0 V | | Current | -100 mA | +100 mA | | Includes all pins except Vcc. Test conditions: Vcc = 5.0 V, one pin at a time. | | - |