# 8-bit Proprietary Microcontroller cmos ## F<sup>2</sup>MC-8L MB89470 Series ## MB89475/P475/PV470 #### **■ DESCRIPTION** The MB89470 series has been developed as a general-purpose version of the F<sup>2</sup>MC\*-8L family consisting of proprietary 8-bit, single-chip microcontrollers. In addition to a compact instruction set, the microcontroller contains a variety of peripheral functions such as 21-bit time-base timer, watch prescaler, PWC timer, PWM timer, 8/16-bit timer/counter, external interrupt 1 (edge), external interrupt 2 (level), 10-bit A/D converter, UART/SIO, buzzer, watchdog timer reset. The MB89470 series is designed suitable for home appliance as well as in a wide range of applications for consumer product. \*: F2MC stands for FUJITSU Flexible Microcontroller. #### **■ FEATURES** Package used QFP package, LQFP package and SH-DIP package for MB89P475, MB89475 MQFP package for MB89PV470 (Continued) #### ■ PACKAGES #### (Continued) - · High-speed operating capability at low voltage - Minimum execution time : 0.32 $\mu$ s/12.5 MHz - F<sup>2</sup>MC-8L family CPU core Instruction set optimized for controllers Multiplication and division instructions 16-bit arithmetic operations Bit test and branch instructions Bit manipulation instructions, etc. Six timers PWC timer (also usable as an interval timer) PWM timer 8/16-bit timer/counter $\times$ 2 21-bit timebase timer Watch prescaler • Buzzer 7 frequency types are selectable by software · External interrupts Edge detection (Selectable edge): 4 channels Low-level interrupt (Wake-up function): 5 channels • A/D converter (8 channels) 10-bit successive approximation type UART/SIO Synchronous/asynchronous data transfer capable • Low-power consumption modes Stop mode (Oscillation stops to minimize the current consumption.) Sleep mode (The CPU stops to reduce the current consumption to approx. 1/3 of normal.) Subclock mode (for dual clock product) Watch mode (for dual clock product) - Watch dog timer reset - I/O ports : Max 39 channels ### **■ PRODUCT LINEUP** | Part number Parameter | MB89475 | MB89P475 | MB89PV470 | | | | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--| | Classification | Mass production products (mask ROM product) | ОТР | Piggy-back | | | | | ROM size | 16 K × 8-bit (internal ROM) | 16 K × 8-bit (internal PROM, can be written to by FLASH programmer) | 32 K × 8-bit (external ROM) | | | | | RAM size | 512× | 8 bits | 1 K × 8 bits | | | | | CPU functions | Number of instructions Instruction bit length Instruction length Data bit length Minimum execution time Minimum interrupt processing | g time | : 136<br>: 8 bits<br>: 1 to 3 bytes<br>: 1, 8, 16 bits<br>: 0.32 μs/12.5 MHz<br>: 2.88 μs/12.5 MHz | | | | | Ports | Output-only ports (N-channel<br>Input-only ports<br>I/O ports (CMOS)<br>Total | : 7 pins<br>: 3 pins (1 pin in product with<br>dual clock)<br>: 29 pins<br>: 39 pins | | | | | | 21-bit Time-base timer | Interrupt period (0.82 ms, 3.3 ms, 26.2 ms, 419.4 ms) at 10 MHz<br>Interrupt period (0.66 ms, 2.6 ms, 21.0 ms, 335.5 ms) at 12.5 MHz | | | | | | | Watchdog timer | Reset period (209.7 ms to 41 Reset period (167.8 ms to 33 | | | | | | | Watch prescaler | 17 bits<br>Interrupt cycle : 31.25 ms, 0.25 ms, 0.5 s, 1.00 s, 2.00 s, 4.00 s/32.768 kHz for subclock | | | | | | | Pulse width count<br>timer | 2 channels 8-bit one-shot timer operation (supports underflow output, operating clock period : 1, 4, 32 tinst*, external) 8-bit reload timer operation (supports square wave output, operating clock period : 1, 4, 32 tinst*, external) 8-bit pulse width measurement operation (supports continuous measurement, H width, L width, rising edge to rising edge, falling edge to falling edge measurement and both edge measurement) | | | | | | | PWM timer | 8-bit reload timer operation (supports square wave output, operating clock period : 1, 4, 32 t <sub>inst</sub> *, external) 8-bit resolution PWM operation | | | | | | | 8/16-bit timer/<br>counter 1, 2 | Can be operated either as a 2-channel 8-bit timer/counter (Timer 1 and Timer 2, each with its own independent operating clock cycle), or as one 16-bit timer/counter In Timer 1 or 16-bit timer/counter operation, event counter operation (external clock-triggered) and square wave output capable | | | | | | | 8/16-bit timer/<br>counter 3, 4 | Can be operated either as a 2-channel 8-bit timer/counter (Timer 3 and Timer 4, each with its own independent operating clock cycle), or as one 16-bit timer/counter In Timer 3 or 16-bit timer/counter operation, event counter operation (external clock-triggered) and square wave output capable | | | | | | | External interrupt | 4 independent channels (selectable edge, interrupt vector, request flag) 5 channels (low level interrupt) | | | | | | #### (Continued) | Part number Parameter | MB89475 | MB89P475 | MB89PV470 | | | | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|--|--|--| | A/D converter | 10-bit resolution $\times$ 8 channels A/D conversion (conversion time : 60 $t_{inst}^{\star}$ ) Supports repeated activation by internal clock. | | | | | | | UART/SIO | Synchronous/asynchronous data transfer capable (Max baud rate: 78.125 Kbps at 10 MHz) (7 and 8 bits with parity bit; 8 and 9 bits without parity bit) | | | | | | | Buzzer output | 7 frequency types (FcH/ $2^{12}$ , FcH/ $2^{11}$ , FcH/ $2^{10}$ , FcH/ $2^9$ , FcL/ $2^5$ , FcL/ $2^4$ , FcL/ $2^3$ ) are selectable by software. | | | | | | | Standby mode | Sleep mode, stop mode, subclock mode (dual clock product) and watch mode (dual clock product) | | | | | | | Process | CMOS | | | | | | | Operating Voltage | 2.2 V to 5.5 V 3.5 V to 5.5 V 2.7 V to 5.5 V | | | | | | <sup>\*:</sup> t<sub>inst</sub> is one instruction cycle (execution time), which can be selected as 1/4, 1/8, 1/16, or 1/64 of main clock. #### ■ PACKAGE AND CORRESPONDING PRODUCTS | Part number | MB89475 | MB89P475 | MB89PV470 | |-------------|---------|----------|-----------| | DIP-48P-M01 | 0 | 0 | X | | FPT-48P-M05 | 0 | 0 | Х | | FPT-48P-M13 | 0 | 0 | Х | | MQP-48C-P01 | Х | Х | 0 | O : Available X : Not available #### **■ DIFFERENCES AMONG PRODUCTS** #### 1. Memory Size Before evaluating using the piggyback product, verify its differences from the product that will actually be used. Take particular care on the following point: • The stack area, etc., is set at the upper limit of the RAM. #### 2. Current Consumption - For the MB89PV470, add the current consumed by the EPROM mounted in the piggy-back socket. - When operating at low speed, the current consumed by the one-time PROM product is greater than that for the mask ROM product. However, the current consumption are roughly the same in sleep or stop mode. - For more information, see "■ ELECTRICAL CHARACTERISTICS". #### 3. Oscillation stabilization time after power-on reset - For MB89PV470, there is no power-on stabilization time after power-on reset. - For MB89P475, there is power-on stabilization time after power-on reset. - For MB89475, the power-on stabilization time can be select. - For more information, refer to "■ MASK OPTIONS". #### **■ PIN ASSIGNMENTS** #### (Continued) (MQP-48C-P01) \*1 : Package upper-side pin assignment ( MB89PV470 only) | Pin no. | Pin name | Pin no. | Pin name | Pin no. | Pin name | Pin no. | Pin name | |---------|----------|---------|----------|---------|----------|---------|----------| | 49 | $V_{pp}$ | 57 | N.C. | 65 | O4 | 73 | ŌĒ | | 50 | A12 | 58 | A2 | 66 | O5 | 74 | N.C. | | 51 | A7 | 59 | A1 | 67 | O6 | 75 | A11 | | 52 | A6 | 60 | A0 | 68 | 07 | 76 | A9 | | 53 | A5 | 61 | 01 | 69 | O8 | 77 | A8 | | 54 | A4 | 62 | 02 | 70 | CE | 78 | A13 | | 55 | A3 | 63 | O3 | 71 | A10 | 79 | A14 | | 56 | N.C. | 64 | Vss | 72 | N.C. | 80 | Vcc | N.C.: As connected internally, do not use. \*2 : Pin no. 20 should be left unconnected. \*3: High current drive type ### **■ PIN DESCRIPTION** | Pin no. | | | | | | |---------------------|----------|------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | LQFP/QFP/<br>MQFP*2 | SDIP*1 | Pin name | I/O<br>circuit | Function | | | 17 | 47 | X0 | _ | Connection pins for a crystal or other oscillator. | | | 18 | 48 | X1 | A | An external clock can be connected to X0. In this case, leave X1 open. | | | 16 | 46 | MODE | В | Input pins for setting the memory access mode. Connect directly to $V_{\mbox{\scriptsize SS}}.$ | | | 14 | 44 | RST | С | Reset I/O pin. The pin is a N-ch open-drain type with pull-up resistor and a hysteresis input. The pin outputs an "L" level when an internal reset request is present. Inputting an "L" level initializes internal circuits. | | | 38 to 31 | 20 to 13 | P00/AN0 to<br>P07/AN7 | D | General-purpose I/O port. The pins are shared with the analog inputs for the A/D converter. | | | 30 to 27 | 12 to 9 | P10/INT10<br>to<br>P13/INT13 | Е | General-purpose I/O port. A hysteresis input for INT10 to INT13. The pin is shared with an external interrupt 1 input. | | | 26 | 8 | P14/EC1 | Е | General-purpose I/O port. A hysteresis input for EC1. The pin is shared with the 8/16 bit timer 1 input. | | | 25 | 7 | P15/TO1 | F | General-purpose I/O port. The pin is shared with the output of 8/16-bit timer 1. | | | 24 | 6 | P16/EC2 | E | General-purpose I/O port. A hysteresis input for EC2. The pin is shared with the 8/16 bit timer 2 input. | | | 23 | 5 | P17/TO2 | F | General-purpose I/O port. The pin is shared with the output of 8/16-bit timer 2. | | | 13 | 43 | P20/SCK1 | Е | General-purpose I/O port. A hysteresis input for SCK1. The pin is shared with the clock I/O of UART/SIO 1. | | | 12 | 42 | P21/SO1 | F | General-purpose I/O port. The pin is shared with the serial data output of UART/SIO 1. | | | 11 | 41 | P22/SI1 | Е | General-purpose I/O port. A hysteresis input for SI1. The pin is shared with the serial data input of UART/SIO 1. | | | 10 | 40 | P23/PWC | E | General-purpose I/O port. A hysteresis input for PWC. This pin is shared with PWC input. | | | 9 | 39 | P24/PWM | F | General-purpose input port.<br>This pin is shared with PWM output. | | | 8 | 38 | P25/SI2 | Е | General-purpose I/O port. A hysteresis input for SI2. The pin is shared with the serial data input of UART/SIO 2. | | | Pin no. | | | I/O | | | |---------------------|-------------|------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | LQFP/QFP/<br>MQFP*2 | SDIP*1 | Pin name | circuit | | | | 6 | 36 | P26/SO2 | F | General-purpose I/O port. The pin is shared with the serial data output of UART/SIO 2. | | | 5 | 35 | P27/SCK2 | E | General-purpose I/O port. A hysteresis input for SCK2. The pin is shared with the clock I/O of UART/SIO 2. | | | 4 | 34 | P30/BUZ | G | N-channel open-drain output.<br>The pin is shared with buzzer output. | | | 3 to 1,<br>48 to 46 | 33 to<br>28 | P31 to P36 | G | N-channel open-drain output. | | | | | | Н | General-purpose input port. (single clock system) | | | 21 | 3 | P40/X0A | А | Connection pins for a crystal or other oscillator. (dual clock system) An external clock can be connected to X0A. In this case, leave X1A open. | | | | | | Н | General-purpose input port. (single clock system) | | | 22 | 4 | P41/X1A | А | Connection pins for a crystal or other oscillator. (dual clock system) An external clock can be connected to X0A. In this case, leave X1A open. | | | 15 | 45 | P42 | Н | General-purpose input port. | | | 45 to 41 | 27 to<br>23 | P50/INT20<br>to<br>P54/INT24 | E | General-purpose I/O port. A hysteresis input for INT20 to INT24. The pin is shared with an external interrupt 2 input. | | | 20 | 2 | С | _ | Capacitor connection pin *3 | | | 7 | 37 | Vcc | | Power supply pin (+5 V) . | | | 19 | 1 | Vss | _ | Power supply pin (GND) . | | | 40 | 22 | AVcc | | A/D converter power supply pin. | | | 39 | 21 | AVss | _ | A/D converter power supply pin. Use at the same voltage level as V <sub>ss</sub> . | | <sup>\*1:</sup> DIP-48P-M01 <sup>\*2:</sup> FPT-48P-M05/FPT-48P-M13/MQP-48C-P01 $<sup>^*3</sup>$ : When MB89475 or MB89PV470 is used, this pin will become a N.C. pin without internal connection. When MB89P475 is used, connect this pin to an external 0.1 $\mu$ F capacitor to ground. ### • External EPROM Socket (MB89PV470 only) | Pin no. | Pin | , | Function | |----------------------------------------------------|-----------------------------------------------------|-----|-----------------------------------------------------------| | MQFP* | name | I/O | Function | | 49 | $V_{pp}$ | 0 | "H" level output pin | | 50<br>51<br>52<br>53<br>54<br>55<br>58<br>59<br>60 | A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 | 0 | Address output pins. | | 61<br>62<br>63 | O1<br>O2<br>O3 | 1 | Data input pins. | | 64 | Vss | 0 | Power supply pin (GND) . | | 65<br>66<br>67<br>68<br>69 | O4<br>O5<br>O6<br>O7<br>O8 | I | Data input pins. | | 70 | CE | 0 | Chip enable pin for the ROM. Outputs "H" in standby mode. | | 71 | A10 | 0 | Address output pin. | | 73 | ŌĒ | 0 | Output enable pin for the ROM. Always outputs "L". | | 75<br>76<br>77<br>78<br>79 | A11<br>A9<br>A8<br>A13<br>A14 | 0 | Address output pins. | | 80 | Vcc | 0 | Power supply pin for the EPROM. | | 56<br>57<br>72<br>74 | N.C. | _ | Internally connected pins. Always leave open. | \*: MQP-48C-P01 ### ■ I/O CIRCUIT TYPE | Туре | Circuit | Remarks | |------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | А | X1 (X1A) Nch Pch X0 (X0A) Stop mode control signal | <ul> <li>Main and sub-clock circuits</li> <li>Oscillation feedback resistance<br/>is approx. 500 kΩ for main clock<br/>circuit and 5 MΩ for sub-clock cir-<br/>cuit.</li> </ul> | | В | | <ul> <li>Hysteresis input</li> <li>The pull-down resistor is approx. 50 kΩ.</li> <li>(No pull-down resistor in MB89P475)</li> </ul> | | С | R Pch Nch | <ul> <li>The pull-up resistance (P-channel) is approx. 50 kΩ.</li> <li>Hysteresis input</li> </ul> | | D | pull-up resistor register Nch ADIN | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>Selectable pull-up resistor<br/>Approx. 50 kΩ</li> </ul> | | E | pull-up resistor register Nch port resources | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>Selectable pull-up resistor<br/>Approx. 50 kΩ</li> </ul> | | Туре | Circuit | Remarks | |------|---------------------------|------------------------------------------------------------------------------------------------------------| | F | pull-up resistor regsiter | <ul> <li>CMOS output</li> <li>CMOS input</li> <li>Selectable pull-up resistor<br/>Approx. 50 kΩ</li> </ul> | | G | pull-up resistor register | <ul> <li>N-channel open-drain output</li> <li>Selectable pull-up resistor<br/>Approx. 50 kΩ</li> </ul> | | Н | port | CMOS input | #### **■ HANDLING DEVICES** #### 1. Preventing Latchup Latchup may occur on CMOS ICs if voltage higher than V<sub>cc</sub> or lower than V<sub>ss</sub> is applied to input and output pins other than medium- to high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in "■ ELECTRICAL CHARACTERISTICS" is applied between V<sub>cc</sub> and V<sub>ss</sub>. When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings. Also, take care to prevent the analog power supply (AVcc) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off. #### 2. Treatment of Unused Input Pins Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor. #### 3. Treatment of Power Supply Pins on Microcontrollers with A/D Converter Connect to be AVcc = Vcc and AVss = Vss even if the A/D converter is not in use. #### 4. Treatment of N.C. Pins Be sure to leave (internally connected) N.C. pins open. #### 5. Power Supply Voltage Fluctuations Although Vcc power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that Vcc ripple fluctuations (P-P value) will be less than 10% of the standard Vcc value at the commercial frequency (50 Hz to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched. #### 6. Precautions when Using an External Clock Even when an external clock is used, oscillation stabilization time is required for power-on reset (optional) and wake-up from stop mode. #### 7. Note to noise in the External Reset Pin (RST) If the reset pulse applied to the external reset pin ( $\overline{RST}$ ) does not meet the specifications, it may cause malfunctions. Use causion so that the reset pulse less than the specifications will not be fed to the external reset pin ( $\overline{RST}$ ). #### ■ PROGRAMMING OTPROM IN MB89P475 WITH SERIAL PROGRAMMER #### 1. Programming the OTPROM with serial programmer • All OTP products can be programmed with serial programmer. #### 2. Programming the OTPROM • To program the OTPROM using FUJITSU MICROELECTRONICS MCU programmer MB91919-001. Inquiry: Fujitsu Microelectronics Asia Pte Ltd.: TEL (65) -2810770 FAX (65) -2810220 #### 3. Programming Adapter for OTPROM • To program the OTPROM using FUJITSU MICROELECTRONICS MCU programmer MB91919-001, use the programming adapter listed below. | Package | Compatible socket adapter | |-------------|---------------------------| | DIP-48P-M01 | MB91919-805+MB91919-800 | | FPT-48P-M05 | MB91919-806+MB91919-800 | | FPT-48P-M13 | MB91919-807+MB91919-800 | Inquiry : Fujitsu Microelectronics Asia Pte Ltd. : TEL (65) -2810770 FAX (65) -2810220 #### 4. OTPROM Content Protection For product with OTPROM content protection feature (MB89P475-102, MB89P475-202), OTPROM content can be read using serial programmer if the OTPROM content protection mechanism is not activated. One predefined area of the OTPROM (FFFC $_H$ ) is assigned to be used for preventing the read access of OTPROM content. If the protection code " $_{00H}$ " is written in this address (FFFC $_H$ ), the OTPROM content cannot be read by any serial programmer. Note: The program written into the OTPROM cannot be verified once the OTPROM protection code is written ("00H" in FFFCH). It is advised to write the OTPROM protection code at last. #### 5. Programming Yield All bits cannot be programmed at FUJITSU MICROELECTRONICS shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times. #### ■ PROGRAMMING OTPROM IN MB89P475 WITH PROGRAMMER #### 1. Programming OTPROM with parallel programmer • Only products without protection feature (i.e. MB89P475-101 and MB89P475-201) can be programmed with parallel programmer. Product with protection feature (i.e. MB89P475-102 and MB89P475-202) cannot be programmed with parallel programmer. #### 2. ROM Writer Adapters and Recommended ROM Writers • The following shows ROM writer adapters and recommended ROM writers. Ando Electric Co., Ltd. (Parallel programmer) | Package | Applicable adapter model | Recommended writer | |-------------|--------------------------|--------------------| | DIP-48P-M01 | ROM2-48SD-32DP-8LA | AF9708* | | FPT-48P-M05 | ROM2-48LQF-32DP-8LA2 | AF9709* | | FPT-48P-M13 | ROM2-48QF-32DP-8LA2 | AF9723* | <sup>\*:</sup> For the version of the programmer, contact the Flash Support Group, Inc. Fujitsu Microelectronics Asia Pte Ltd. (Serial programmer) | Package | Applicable adapter model | Recommended writer | | |-------------|--------------------------|--------------------|--| | DIP-48P-M01 | MB91919-601 | | | | FPT-48P-M05 | MB91919-602 | MB91919-001 | | | FPT-48P-M13 | MB91919-603 | | | Inquiries: Fujitsu Microelectronics Asia Pte Ltd.: TEL (65) -2810770 Sunhayato Corp. : TEL 81-(3)-3984-7791 FAX 81-(3)-3971-0535 E-mail: adapter@sunhayato.co.jp Flash Support Group, Inc : FAX 81-(53)-428-8377 E-mail: support@j-fsg.co.jp #### 3. Writing data to the OTPROM - (1) Set the OTPROM writer for the CU50-OTP (device code: cdB6DC). - (2) Load the program data to the OTPROM writer. - (3) Write data using the OTPROM writer. #### 4. Programming Yield All bits cannot be programmed at FUJITSU MICROELECTRONICS shipping test to a blanked OTPROM micro-computer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times. #### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE #### 1. EPROM for Use MBM27C256A-20TVM #### 2. Programming Socket Adapter To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer : Sunhayato Corp.) listed below. | Package | Adapter socket part number | |-----------------|----------------------------| | LCC-32 (Square) | ROM-32LC-28DP-S | Inquiry: Sunhayato Corp.: TEL 81-(3)-3984-7791 FAX 81-(3)-3971-0535 E-mail: adapter@sunhayato.co.jp #### 3. Memory Space Memory space in each mode is diagrammed below. #### 4. Programming to the EPROM - (1) Set the EPROM programmer to the MBM27C256. - (2) Load program data into the EPROM programmer at 0000H to 7FFFH. - (3) Program to 0000H to 7FFFH with the EPROM programmer. #### **■ BLOCK DIAGRAM** #### **■ CPU CORE** #### 1. Memory Space The microcontrollers of the MB89470 series offer a memory space of 64 Kbytes for storing all of I/O, data, and program areas. The I/O area is located at the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. The memory space of the MB89470 series is structured as illustrated below. #### 2. Registers The F<sup>2</sup>MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following registers are provided: Program counter (PC) : A 16-bit register for indicating instruction storage positions Accumulator (A) : A 16-bit temporary register for storing arithmetic operations, etc. When the instruction is an 8-bit data processing instruction, the lower byte is used. Temporary accumulator (T) : A 16-bit register which performs arithmetic operations with the accumulator. When the instruction is an 8-bit data processing instruction, the lower byte is used. Index register (IX) : A 16-bit register for index modification Extra pointer (EP) : A 16-bit pointer for indicating a memory address Stack pointer (SP) : A 16-bit register for indicating a stack area Program status (PS) : A 16-bit register for storing a register pointer, a condition code The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.) The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below. The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt. H-flag: Set when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared otherwise. This flag is for decimal adjustment instructions. I-flag: Interrupt is allowed when this flag is set to 1. Interrupt is prohibited when the flag is set to 0. Set to 0 when reset. IL1, 0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit. | IL1 | IL0 | Interrupt level | High-low | |-----|-----|-----------------|--------------------| | 0 | 0 | 1 | High | | 0 | 1 | ' | <b>†</b> | | 1 | 0 | 2 | . ↓ | | 1 | 1 | 3 | Low = no interrupt | N-flag: Set if the MSB is set to 1 as the result of an arithmetic operation. Cleared when the bit is set to 0. Z-flag: Set when an arithmetic operation results in 0. Cleared otherwise. V-flag: Set if the complement on 2 overflows as a result of an arithmetic operation. Reset if the overflow does not occur. C-flag: Set when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared otherwise. Set to the shift-out vallue in the case of a shift instruction. The following general-purpose registers are provided : General-purpose registers : An 8-bit resister for storing data The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers. Up to a total of 32 banks can be used on the MB89470 series. The bank currently in use is indicated by the register bank pointer (RP) . ### ■ I/O MAP | Address | Register name | Register Description | Read/Write | Initial value | |------------|---------------|------------------------------------------|------------------------------------------------|-----------------------| | 00н | PDR0 | Port 0 data register | R/W | XXXXXXXXB | | 01н | DDR0 | Port 0 data direction register | W* | 0000000В | | 02н | PDR1 | Port 1 data register | R/W | XXXXXXXX | | 03н | DDR1 | Port 1 data direction register | W* | 0000000в | | 04н | PDR2 | Port 2 data register | R/W | 0000000в | | 05н | | (Reserved) | 1 | | | 06н | DDR2 | Port 2 data direction register | R/W | 0000000в | | 07н | SYCC | System clock control register | R/W | -XXMM-00в | | 08н | STBC | Standby control register | R/W | 0001XXXX <sub>B</sub> | | 09н | WDTC | Watchdog timer control register | W* | 0XXXX <sub>B</sub> | | 0Ан | TBTC | Timebase timer control register | R/W | 00000в | | 0Вн | WPCR | Watch prescaler control register | R/W | 000000в | | 0Сн | PDR3 | Port 3 data register | R/W | -1111111в | | 0Дн | PDR4 | Port 4 data register | R | XXX <sub>B</sub> | | 0Ен | RSFR | Reset flag register | R | XXXX <sub>B</sub> | | 0Fн | BUZR | Buzzer register | R/W | 000в | | 10н | PDR5 | Port 5 data register | R/W | XXXXX <sub>B</sub> | | 11н | DDR5 | Port 5 data direction register | R/W | 00000в | | 12н, 13н | | (Reserved) | l l | | | 14н | T4CR | Timer 4 control register | R/W | 000000Х0в | | 15н | T3CR | Timer 3 control register | R/W | 000000Х0в | | 16н | T4DR | Timer 4 data register | R/W | XXXXXXXX | | 17н | T3DR | Timer 3 data register | R/W | XXXXXXXX | | 18н | T2CR | Timer 2 control register | R/W | 000000Х0в | | 19н | T1CR | Timer 1 control register | R/W | 000000Х0в | | 1Ан | T2DR | Timer 2 data register | R/W | XXXXXXXX | | 1Вн | T1DR | Timer 1 data register | R/W | XXXXXXXX | | 1Сн to 1Fн | | (Reserved) | 1 | | | 20н | ADC1 | A/D control register 1 | R/W | -00000X0 <sub>B</sub> | | 21н | ADC2 | A/D control register 2 | R/W | -000001в | | 22н | ADDH | A/D data register (Upper byte) | R | ХХв | | 23н | ADDL | A/D data register (Lower byte) | R | XXXXXXXX | | 24н | ADER | A/D input enable register | R/W | 11111111в | | 25н | | (Reserved) | <u>ı </u> | | | 26н | SMC11 | UART/SIO serial mode control register 11 | R/W | 0000000в | | Address | Register name | Register Description | Read/Write | Initial value | | | | |---------------------|---------------|--------------------------------------------|------------|---------------|--|--|--| | 27н | SMC12 | UART/SIO serial mode control register 12 | R/W | 0000000В | | | | | 28н | SSD1 | UART/SIO serial status and data register 1 | R | 00001в | | | | | 29н | SIDR1/SODR1 | UART/SIO serial data register 1 | R/W * | XXXXXXXXB | | | | | 2Ан | SRC1 | UART/SIO serial rate control register 1 | R/W | XXXXXXXXB | | | | | 2Вн | SMC21 | UART serial mode control register 21 | R/W | 0000000В | | | | | 2Сн | SMC22 | UART serial mode control register 22 | R/W | 0000000В | | | | | 2Dн | SSD2 | UART serial status and data register 2 | R | 00001в | | | | | 2Ен | SIDR2/SODR2 | UART serial data register 2 | R/W * | XXXXXXXX | | | | | 2Fн | SRC2 | UART serial rate control register 2 | R/W | XXXXXXXXB | | | | | 30н | EIC1 | External interrupt 1 control register 1 | R/W | 0000000В | | | | | 31н | EIC2 | External interrupt 1 control register 2 | R/W | 0000000В | | | | | 32н | EIE2 | External interrupt 2 enable register | R/W | 00000в | | | | | 33н | EIF2 | External interrupt 2 flag register | R/W | Ов | | | | | 34н | PCR1 | PWC control register 1 | R/W | 0-0000в | | | | | 35н | PCR2 | PWC control register 2 | R/W | 0000000В | | | | | 36н | PLBR | PWC reload buffer register | R/W | XXXXXXXXB | | | | | 37н | | (Reserved) | | | | | | | 38н | CNTR | PWM timer control register | R/W | 0-0000000 | | | | | 39н | COMR | PWM timer compare register | W* | XXXXXXXX | | | | | 3Ан to 6Fн | | (Reserved) | | | | | | | 70н | PURC0 | Port 0 pull up resistor control register | R/W | 11111111В | | | | | 71н | PURC1 | Port 1 pull up resistor control register | R/W | 11111111в | | | | | 72н | PURC2 | Port 2 pull up resistor control register | R/W | 11111111в | | | | | 73н | PURC3 | Port 3 pull up resistor control register | R/W | -11111111в | | | | | 74н | | (Reserved) | | | | | | | 75н | PURC5 | Port 5 pull up resistor control register | R/W | 1111в | | | | | 76н to 7 <b>А</b> н | | (Reserved) | | | | | | | 7Вн | ILR1 | Interrupt level setting register 1 | W* | 11111111в | | | | | 7Сн | ILR2 | Interrupt level setting register 2 | W* | 11111111в | | | | | 7Dн | ILR3 | Interrupt level setting register 3 | W* | 11111111в | | | | | 7Ен | ILR4 | Interrupt level setting register 4 | W* | 11111111в | | | | | 7F <sub>H</sub> | | (Reserved) | | | | | | <sup>\*:</sup> Bit manipulation instruction cannot be used. ### • Read/write access symbols R/W : Readable and writable R : Read-only W : Write-only #### • Initial value symbols The initial value of this bit is "0".The initial value of this bit is "1". X : The initial value of this bit is undefined. - : Unused bit. M : The initial value of this bit is determined by mask option. #### **■ ELECTRICAL CHARACTERISTICS** #### 1. Absolute Maximum Ratings (AVss = Vss = 0.0 V) | Dovernator | Cumbal | Va | lue | Unit | Remarks | |----------------------------------------|-------------|-----------|-----------|------|--------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Min | Max | Unit | Remarks | | Power supply voltage | Vcc<br>AVcc | Vss - 0.3 | Vss + 6.0 | V | AVcc must not exceed Vcc | | Input voltage | Vı | Vss - 0.3 | Vcc + 0.3 | V | | | Output voltage | Vo | Vss - 0.3 | Vcc + 0.3 | V | | | "L" level maximum output current | lol | _ | 15 | mA | | | "L" level average output current | lolav1 | _ | 4 | mA | Average value (operating current × operating rate) P00 to P07, P10 to P17, P20 to P27, P50 to P54, RST | | | lolav2 | _ | 12 | mA | Average value (operating current × operating rate) P30 to P36 | | "L" level total maximum output current | ΣΙοι | _ | 100 | mA | | | "L" level total average output current | ΣIOLAV | _ | 40 | mA | Average value (operating current × operating rate) | | "H" level maximum output current | Іон | _ | -15 | mA | | | "H" level average output current | Іонач | _ | -2 | mA | Average value (operating current × operating rate) | | "H" level total maximum output current | ΣІон | _ | -50 | mA | | | "H" level total average output current | ΣΙοнαν | _ | -20 | mA | Average value (operating current × operating rate) | | Power consumption | PD | _ | 300 | mW | | | Operating temperature | TA | -40 | +85 | °C | | | Storage temperature | Tstg | -55 | +150 | °C | | WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. ### 2. Recommended Operating Conditions $(AV_{\text{SS}} = V_{\text{SS}} = 0.0 \text{ V})$ | Parameter | Symbol | Va | lue | Unit | Remarks | | | |-----------------------|----------|------|-----|-------|------------------------------------|-----------|--| | Farameter | Syllibol | Min | Max | Oilit | | | | | | | 2.2* | 5.5 | ٧ | Operation assurance range | MB89475 | | | Power supply voltage | Vcc | 3.5* | 5.5 | V | Operation assurance range | MB89P475 | | | Tower supply voltage | AVcc | 2.7* | 5.5 | V | Operation assurance range | MB89PV470 | | | | | 1.5 | 5.5 | V | Retains the RAM state in stop mode | | | | Operating temperature | TA | -40 | +85 | °C | | | | <sup>\*:</sup> These values depend on the operating conditions and the analog assurance range. See "Operating Voltage vs. Main Clock Operating Frequency" and "5. A/D Converter Electrical Characteristics." #### **Operating Voltage vs. Main Clock Operating Frequency** "Operating Voltage vs. Main Clock Operating Frequency" indicates the operating frequency of the external oscillator at an instruction cycle of $4/F_{CH}$ . Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand. ### 3. DC Characteristics (AVcc = Vcc = 5.0 V, AVss = Vss = 0.0 V, $T_A = -40$ °C to +85 °C) | Davamatav | Comple of | D: | 0 | | Value | | 11 | Damarila | |--------------------------------------------|------------------|--------------------------------------------------------------------------------------------|-------------------------------------------|---------|-------|-----------|------|--------------------------------| | Parameter | Symbol | Pin | Condition | Min | Тур | Max | Unit | Remarks | | "H" level | Vін | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P42,<br>P50 to P54 | _ | 0.7 Vcc | | Vcc + 0.3 | V | | | input voltage | Vihs | RST, MODE, EC1,<br>EC2, SCK1, SI1,<br>SCK2, SI2, PWC,<br>INT10 to INT13,<br>INT20 to INT24 | _ | 0.8 Vcc | _ | Vcc + 0.3 | V | | | "L" level | VıL | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P40 to P42,<br>P50 to P54 | _ | Vss-0.3 | | 0.3 Vcc | V | | | input voltage | VILS | RST, MODE, EC1,<br>EC2, SCK1, SI1,<br>SCK2, SI2, PWC,<br>INT10 to INT13,<br>INT20 to INT24 | _ | Vss-0.3 | l | 0.2 Vcc | V | | | Open-drain output pin application voltage | VD | P30 to P36 | _ | Vss-0.3 | _ | Vcc + 0.3 | V | | | "H" level<br>output<br>voltage | Vон | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P50 to P54 | lон = −2.0 mA | 4.0 | _ | _ | ٧ | | | "L" level<br>output<br>voltage | V <sub>OL1</sub> | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P50 to P54, RST | loL = 4.0 mA | | _ | 0.4 | V | | | | V <sub>OL2</sub> | P30 to P36 | IoL = 12.0 mA | _ | | 0.4 | V | | | Input leak-<br>age current | lu | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P50 to P54 | 0.45 V < V <sub>I</sub> < V <sub>CC</sub> | -5 | _ | +5 | μΑ | Without<br>pull-up<br>resistor | | Open drain<br>output<br>leakage<br>current | Ісор | P30 to P36 | 0.45 V < Vı < Vcc | -5 | _ | +5 | μΑ | | ### (Continued) (AVcc = Vcc = 5.0 V, AVss = Vss = 0.0 V, $T_{\text{A}} = -40~^{\circ}\text{C}$ to +85 $^{\circ}\text{C})$ | Parameter | Symbol | Pin | Condition | | Value | | Unit | Remarks | |-----------------------|-------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-------|-----|-------|-----------------------------------------------------------| | rarameter | Symbol | FIII | Condition | Min | Тур | Max | Oilit | nemarks | | Pull-down resistance | Roown | MODE | Vı = Vcc | 25 | 50 | 100 | kΩ | Except<br>MB89P475 | | Pull-up<br>resistance | Rpull | P00 to P07,<br>P10 to P17,<br>P20 to P27,<br>P30 to P36,<br>P50 to P54, RST | V <sub>I</sub> = 0.0 V | 25 | 50 | 100 | kΩ | When pull-up<br>resistor is<br>selected (ex-<br>cept RST) | | | Icc <sub>1</sub> | | F <sub>CH</sub> = 12.5 MHz<br>t <sub>inst</sub> = 0.32 μs<br>Main clock<br>run mode | _ | 7 | 13 | mA | | | | Icc2 | | F <sub>CH</sub> = 12.5 MHz<br>t <sub>inst</sub> = 5.12 μs<br>Main clock<br>run mode | _ | 1 | 3 | mA | | | | Iccs <sub>1</sub> | | F <sub>CH</sub> = 12.5 MHz<br>t <sub>inst</sub> = 0.32 μs<br>Main clock<br>sleep mode | _ | 2.5 | 5 | mA | | | | Iccs2 | Vcc | F <sub>CH</sub> = 12.5 MHz<br>t <sub>inst</sub> = 5.12 μs<br>Main clock<br>sleep mode | _ | 0.7 | 2 | mA | | | Power supply | Iccl | | F <sub>CL</sub> = 32.768 kHz | _ | 37 | 85 | μА | MB89PV470<br>MB89475 | | current | | | Subclock mode | _ | 350 | 785 | μΑ | MB89P475 | | | Iccus | | FcL =<br>32.768 kHz<br>Subclock sleep<br>mode | _ | 11 | 30 | μΑ | | | | | | F <sub>CL</sub> = 32.768 kHz | _ | 1.4 | 15 | μΑ | MB89PV470<br>MB89475 | | | Ісст | | Watch mode<br>Main clock<br>stop mode | _ | 5.6 | 21 | μА | MB89P475 | | | Іссн | | Ta = +25 °C<br>Subclock stop<br>mode | | 1 | 10 | μΑ | | | | la | AVcc | FcH = 12.5 MHz | | 2.8 | 6 | mA | A/D<br>converting | | | Іан | | Ta = +25 °C | | 1 | 5 | μΑ | A/D stop | | Input capacitance | Cin | Other than Vcc,<br>Vss, AVcc, AVss | f = 1 MHz | _ | 5 | 15 | pF | | #### 4. AC Characteristics #### (1) Reset Timing $$(Vcc = 5.0 \text{ V}, \text{ AVss} = \text{Vss} = 0.0 \text{ V}, \text{ T}_{A} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C})$$ | Parameter | Symbol | Condition | Valu | re | Unit | Remarks | |---------------------|----------|-----------|----------|-----|-------|---------| | Farameter | Syllibol | Condition | Min | Max | Oilit | nemarks | | RST "L" pulse width | tzlzh | _ | 48 thcyl | _ | ns | | Notes : • theore is the oscillation cycle (1/Fe) to input to the X0 pin. • If the reset pulse applied to the external reset pin (RST) does not meet the specifications, it may cause malfunctions. Use caution so that the reset pulse less than the specifications will not be fed to the external reset pin (RST). #### (2) Power-on Reset $$(AV_{SS} = V_{SS} = 0.0 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$$ | Parameter | Symbol | Condition | Value | | Unit | Remarks | |---------------------------|--------------|-----------|-------|-----|-------|----------------------------| | raiailletei | Syllibol | Condition | Min | Max | Oilit | nemarks | | Power supply rising time | t⊓ | | | 50 | ms | | | Power supply cut-off time | <b>t</b> off | | 1 | | ms | Due to repeated operations | Note: Make sure that power supply rises within the selected oscillation stabilization time. Rapid changes in power supply voltage may cause a power-on reset. If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended. ### (3) Clock Timing (AVss = Vss = 0.0 V, $$T_A = -40$$ °C to +85 °C) | Parameter | Symbol | Pin | | Value | | Unit | Remarks | |---------------------------------|---------------|----------|-----|--------|------|-------|----------------| | raiametei | Syllibol | FIII | Min | Тур | Max | Oilit | | | Clock frequency | Fсн | X0, X1 | 1 | | 12.5 | MHz | | | Olock frequency | FcL | X0A, X1A | _ | 32.768 | | kHz | | | Clock cycle time | <b>t</b> HCYL | X0, X1 | 80 | | 1000 | ns | | | Clock cycle time | <b>t</b> LCYL | X0A, X1A | _ | 30.5 | _ | μs | | | Input clock pulso width | Pwh<br>PwL | X0 | 20 | _ | | ns | | | Input clock pulse width | Pwhl<br>Pwll | X0A | | 15.2 | | μs | External clock | | Input clock rising/falling time | tcr<br>tcf | X0, X0A | | | 10 | ns | | #### **Main Clock Conditions** When a crystal or ceramic oscillator is used When an external clock is used (4) Instruction Cycle | Parameter | Symbol | Symbol Value U | | Remarks | |--------------------------|--------|------------------------------|----|-----------------------------------------------------------------------| | Instruction cycle | tinst | 4/Гсн, 8/Гсн, 16/Гсн, 64/Гсн | μs | (4/FcH) $t_{inst} = 0.32 \mu s$ when operating at FcH = 12.5 MHz | | (minimum execution time) | Linst | 2/FcL | μs | $t_{inst} = 61.036 \ \mu s$ when operating at $F_{CL} = 32.768 \ kHz$ | #### (5) Serial I/O Timing (Vcc = 5.0 V, AVss = Vss = 0.0 V, Ta = -40 $^{\circ}$ C to +85 $^{\circ}$ C) | Parameter | Symbol | Pin | Condition | Valu | Unit | | |------------------------------------------------|---------------|-----------------------|----------------------|------------|------|------| | Farameter | Syllibol | FIII | Condition | Min | Max | Oill | | Serial clock cycle time | tscyc | SCK1, SCK2 | | 2 tinst* | _ | μs | | $SCK \downarrow \to SO time$ | <b>t</b> sLov | SCK1, SO1, SCK2, SO2, | Internal shift | -200 | +200 | ns | | Valid SI → SCK ↑ | tıvsн | SI1, SCK1, SI2, SCK2 | clock mode | 1/2 tinst* | | ns | | $SCK \uparrow \to valid \; SI \; hold \; time$ | tsнıx | SCK1, SI1, SCK2, SI2 | | 1/2 tinst* | | ns | | Serial clock "H" pulse width | <b>t</b> shsl | SCK1, SCK2 | External shift clock | 1 tinst* | | μs | | Serial clock "L" pulse width | <b>t</b> slsh | 130K1, 30K2 | | 1 tinst* | | μs | | $SCK \downarrow \to SO$ time | <b>t</b> sLov | SCK1, SO1, SCK2, SO2 | | 0 | 200 | ns | | Valid SI → SCK ↑ | tıvsн | SI1, SCK1, SI2, SCK2 | mode | 1/2 tinst* | _ | ns | | $SCK \uparrow \rightarrow valid SI hold time$ | <b>t</b> shix | SCK1, SI1, SCK2, SI2 | | 1/2 tinst* | | ns | \*: For information on tinst, see "(4) Instruction Cycle." #### (6) Peripheral Input Timing $(AVcc = Vcc = 5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C})$ | Parameter | Symbol | Pin | Value | | Unit | Remarks | | |------------------------------------|--------------------|----------------------------------|----------|-----|-------|---------|--| | Farameter | Syllibol | FIII | Min | Max | Oilit | nemarks | | | Peripheral input "H" pulse width 1 | tiliH1 | INT10 to INT13, | 2 tinst* | _ | μs | | | | Peripheral input "L" pulse width 1 | t <sub>IHIL1</sub> | INT20 to INT24, EC1,<br>EC2, PWC | 2 tinst* | _ | μs | | | \*: For information on tinst, see " (4) Instruction Cycle." #### 5. A/D Converter Electrical Characteristics #### (1) A/D Converter Electrical Characteristics (AVcc = Vcc = 4.5 V to 5.5 V, AVss = Vss = 0.0 V, $T_A = -40$ °C to +85 °C) | Parameter | Symbol | ol Pin | Value | | | Unit | Remarks | |-------------------------------|------------------|--------|-------------------|-------------------|-------------------------------|-------|---------| | | | | Min | Тур | Max | Oilit | nemarks | | Resolution | | | _ | 10 | _ | bit | | | Total error | | | _ | _ | ±4.0 | LSB | | | Linearity error | | | _ | _ | ±2.5 | LSB | | | Differential linearity error | | | _ | _ | ±1.9 | LSB | | | Zero transition voltage | Vот | _ | AVss – 1.5<br>LSB | AVss + 0.5<br>LSB | AV <sub>SS</sub> + 2.5<br>LSB | V | | | Full-scale transition voltage | V <sub>FST</sub> | | AVcc – 4.5<br>LSB | AVcc – 2.5<br>LSB | AVcc – 0.5<br>LSB | V | | | A/D mode conversion time | _ | | _ | _ | 60 tinst* | μs | | | Analog port input current | lain | AN0 to | | _ | 10 | μΑ | _ | | Analog input voltage | Vain | AN7 | AVss | _ | AVcc | V | | <sup>\*:</sup> For information on t<sub>inst</sub>, see " (4) Instruction Cycle" in "4. AC Characteristics". #### (2) A/D Converter Glossary Resolution Analog changes that are identifiable with the A/D converter When the number of bits is 10, analog voltage can be divided into $2^{10} = 1024$ . • Linearity error (unit : LSB) The deviation of the straight line connecting the zero transition point ("00 0000 0000" $\leftrightarrow$ "00 0000 0001") with the full-scale transition point ("11 1111 1111" $\leftrightarrow$ "11 1111 1110") from actual conversion characteristics. • Differential linearity error (unit : LSB) The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value. • Total error (unit : LSB) The difference between theoretical and actual conversion values. ### (3) Notes on Using A/D Converter • Input impedance of the analog input pins The A/D converter used for the MB89470 series contains a sample hold circuit as illustrated below to fetch analog input voltage into the sample hold capacitor for 16 instruction cycles after activation A/D conversion. For this reason, if the output impedance of the external circuit for the analog input is high, analog input voltage might not stabilize within the analog input sampling period. Therefore, it is recommended to keep the output impedance of the external circuit low. Note that if the impedance cannot be kept low, it is recommended to connect an external capacitor of about 0.1 $\mu$ F for the analog input pin. | Sample hold circuit | MB89475<br>MB89PV470 | MB89P475 | |-----------------------------------------|----------------------|----------| | R : analog input equivalent resistance | 2.2 kΩ | 2.6 kΩ | | C : analog input equivalent capacitance | 45 pF | 28 pF | ### **■ EXAMPLE CHARACTERISTICS** ### "L" level output voltage ### • "H" level output voltage ### • "H" level input voltage/"L" level input voltage V<sub>IHS</sub>: Threshold when input voltage in hysteresis characteristics is set to "H" level. VILS: Threshold when input voltage in hysteresis characteristics is set to "L" level. ### • Power supply current (External clock) ### • Pull-up resistance ## **■ MASK OPTIONS** | No. | Part number | MB89475 | MB89P475 | MB89PV470 | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------| | | Specifying procedure | Specify when<br>ordering mask | Setting not possible | Setting not possible | | 1 | Selection of clock mode | Selectable | 101/102 : Single clock<br>201/202 : Dual clock | 101 : Single clock<br>201 : Dual clock | | 2 | Selection of oscillation stabilization time (OSC) • The initial value of the oscillation stabilization time for the main clock can be set by selecting the values of the WTM1 and WTM0 bits on the right. | 1 : 2 <sup>14</sup> /Fсн<br>2 : 2 <sup>17</sup> /Fсн | Fixed to oscillation<br>stabilization time of<br>2 <sup>18</sup> /F <sub>CH</sub> | Fixed to oscillation stabilization time of 218/FcH | | 3 | Selection of power-on stabilization time • Nil • 2 <sup>17</sup> /F <sub>CH</sub> | Selectable | Fixed to power-on sta-<br>bilization time of<br>2 <sup>17</sup> /F <sub>CH</sub> | Fixed to nil | ## **■** ORDERING INFORMATION | Part number | Package | Remarks | |---------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MB89475PFM<br>MB89P475-101PFM<br>MB89P475-102PFM<br>MB89P475-201PFM<br>MB89P475-202PFM | 48-pin Plastic QFP<br>(FPT-48P-M13) | 101: Single clock, without content protection 102: Single clock, with content protection 201: Dual clock, without content protection 202: Dual clock, with content protection | | MB89475PFV<br>MB89P475-101PFV<br>MB89P475-102PFV<br>MB89P475-201PFV<br>MB89P475-202PFV | 48-pin Plastic LQFP<br>(FPT-48P-M05) | | | MB89475P-SH<br>MB89P475-101P-SH<br>MB89P475-102P-SH<br>MB89P475-201P-SH<br>MB89P475-202P-SH | 48-pin Plastic SH-DIP<br>(DIP-48P-M01) | | | MB89PV470-101CF<br>MB89PV470-201CF | 48-pin Ceramic MQFP<br>(MQP-48C-P01) | | ### **■ PACKAGE DIMENSIONS** ### **FUJITSU MICROELECTRONICS LIMITED** Shinjuku Dai-Ichi Seimei Bldg. 7-1, Nishishinjuku 2-chome, Shinjuku-ku, Tokyo 163-0722, Japan Tel: +81-3-5322-3347 Fax: +81-3-5322-3387 http://jp.fujitsu.com/fml/en/ For further information please contact: #### **North and South America** FUJITSU MICROELECTRONICS AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://www.fma.fujitsu.com/ #### Europe FUJITSU MICROELECTRONICS EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/microelectronics/ #### Korea FUJITSU MICROELECTRONICS KOREA LTD. 206 KOSMO TOWER, 1002 Daechi-Dong, Kangnam-Gu,Seoul 135-280 Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://www.fmk.fujitsu.com/ #### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE LTD. 151 Lorong Chuan, #05-08 New Tech Park, Singapore 556741 Tel: +65-6281-0770 Fax: +65-6281-0220 http://www.fujitsu.com/sg/services/micro/semiconductor/ FUJITSU MICROELECTRONICS SHANGHAI CO., LTD. Rm.3102, Bund Center, No.222 Yan An Road(E), Shanghai 200002, China Tel: +86-21-6335-1560 Fax: +86-21-6335-1605 http://cn.fujitsu.com/fmc/ FUJITSU MICROELECTRONICS PACIFIC ASIA LTD. 10/F., World Commerce Centre, 11 Canton Road Tsimshatsui, Kowloon Hong Kong Tel: +852-2377-0226 Fax: +852-2376-3269 http://cn.fujitsu.com/fmc/tw ### All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU MICROELECTRONICS device; FUJITSU MICROELECTRONICS does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. FUJITSU MICROELECTRONICS assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU MICROELECTRONICS or any third party or does FUJITSU MICROELECTRONICS warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU MICROELECTRONICS assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that FUJITSU MICROELECTRONICS will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws. The company names and brand names herein are the trademarks or registered trademarks of their respective owners.