## H3208 1024 x 8 CMOS EEPROM #### **DESCRIPTION** Hughes H3208 is a CMOS Electrically Erasable and Programmable ROM (EEPROM) organized as 1024 x 8 bits. Read, write and erase operations are performed with a single 5V power supply using TTL level control signals. All data modification is accomplished with WE at a logic low level. Erasing or writing is controlled by appropriate control signals on CE and OE and by information presented on the address lines. Chip or row erase operations may be performed when both $\overline{OE}$ and $\overline{WE}$ are at logic low. With logic lows on A0-A2, a chip enable ( $\overline{CE}$ ) low pulse will initiate a chip erase operation. With a valid address presented on pins A0-A9, a chip enable pulse will execute a row erase for the row that holds the particular address. A byte write operation is accomplished with $\overline{OE}$ high and $\overline{WE}$ low. Data will be latched on the falling edge of the $\overline{CE}$ and written to the address presented on address lines A0-A9. The 3208 is available in a variety of plastic and ceramic dual-in-line packages. Commercial (HC3208), Industrial (HI3208) and Military (HB3208) versions are available. #### **FEATURES** - Byte wide organization 1024 x 8 bit - Single 5V power supply read, write and erase - Vèry low power dissipation CMOS - · Chip and row erasable - On chip address and data latches - Simple and efficient 3-line control (CE, OE, WE) - 10-year data retention - 10,000 byte erase/write cycles #### **BLOCK DIAGRAM** #### PIN CONFIGURATION \*No connection to this pin allowed (Internal pull-up to VDD). #### **ABSOLUTE MAXIMUM RATINGS** DC Supply Voltage Range ..... -0.3 to +7 Volts (All voltages referenced to GND terminal) Input Voltage Range ..... -0.3 to V<sub>DD</sub> + 0.3V Storage Temperature Range ... -65°C to +150°C NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Erase/Write functions above $V_{DD} = 5.5V$ will adversely affect endurance<sup>1</sup>. #### **RECOMMENDED OPERATING CONDITIONS** | | | All Modes | |-------------------|-----------------|-----------------| | Supply Voltage | | 5v ± 5% | | Temperature Range | Plastic Package | −40°C to +85°C | | | Ceramic Package | -55°C to +125°C | #### DC OPERATING CHARACTERISTICS VDD = 5.5V Unless Otherwise Specified | Symbol<br>244 | Parameter | +25°C | | -40°C to +85°C | | -55°C to +125°C | | Linits | Vlest A | | |---------------|---------------------------------|-------|------|----------------|------|-----------------|-----|--------|---------|-------------------------------------------------| | | | Min. | Тур. | Max | Min. | Max. | Min | Max | | - Gonditions | | IDDS | V <sub>DD</sub> Standby Current | - | 2 | 100 | - | 100 | _ | 100 | μΑ | CE = OE = WE= 5,5V | | IDDA | V <sub>DD</sub> Active Current | - | 750 | 1000 | | 1000 | - | 1000 | μА | CE = OE = 0<br>WE = 5.5V | | IDPP | V <sub>DD</sub> Program Current | - | 1 | 2 | _ | 2 | - | 2 | mA | WE = OV | | VOL | Output Low Voltage | - | 0.25 | 0.45 | - | 0.45 | - | 0.45 | ٧ | V <sub>DD</sub> = 5V<br>I <sub>O</sub> = 2.1 mA | | VOH | Output High Voltage | 3.0 | 4.5 | - | 3.0 | - | 3.0 | - | ٧ | $V_{DD} = 5V$ $I_{O} = -400\mu A$ | | VIL | Input Low Voltage | - | - | 8.0 | - | 0.8 | - | 0.8 | ٧ | V <sub>DD</sub> = 5V | | VIH | Input High Voltage | 3.0 | - | - | 3.0 | - | 3.0 | - | > | V <sub>DD</sub> = 5V | | ILI | Input Leakage Current | - | - | ±10 | - | ±10 | - | ±10 | μΑ | V <sub>IN</sub> = 0 or V <sub>DD</sub> | | lLO | Output Leakage Current | - | - | ±10 | - | ±10 | - | ±10 | μΑ | V <sub>O</sub> = 0 or V <sub>DD</sub> | #### Notes: - 1. Endurance is the maximum number of erase/write cycles per byte. - 2. Retention is the amount of time the data is retained in memory without power being supplied. ## AC OPERATING CHARACTERISTICS Read: $V_{DD} = 5V \pm 5\%$ Unless Otherwise Specified H3208 | Symbol | Parameter | Min Txp. Max | | -40°C to +85°C | | -55°C to +125°C | | | | | |------------------|--------------------------------------------------------|--------------|------|----------------|-----|-----------------|-----|-----|--------------|------------------------------------------------| | | | Min | tyn! | Max | Min | Max | Min | Max | Units | est<br>Condition | | <sup>t</sup> AS | Address Set-Up Time | 400 | - | - | 475 | _ | 350 | _ | ns | WE = VI | | <sup>t</sup> AH | Address Hold Time | 100 | 50 | - 1 | 125 | | 150 | | ns | WE = VL | | <sup>t</sup> ACE | Access Time from CE | <b>-</b> | 500 | 700 | | 825 | | 925 | ns | WE = VL, OE = VL | | <sup>t</sup> OE | Output Enable Time | - | 250 | 400 | | 450 | | 500 | | $\overline{WE} = V_{L}, \overline{OE} = V_{L}$ | | <sup>t</sup> DCE | CE to High Impedance | 0 | _ | | 0 | - | 0 | | ns | WE = VE, OE = VE | | DOE | OE to High Impedance | 0 | | - | 0 | | 0 | | | | | - 1 | Output Hold from OE, CE, or WE which ever occurs first | 0 | - | - | 0 | - | 0 | - | ns | $\overline{CE} = V_L, \overline{WE} = V_L$ | | СЕН | CE High Time | 1.1 | 0.5 | | 1.4 | | 1.4 | | μS | | | DYN | V <sub>DD</sub> Dynamic Current | - | 0.5 | 1.0 | - | 1.2 | - | 1.2 | <del>+</del> | f = 100 KHz | **Read Test Conditions** Output Load: C<sub>L</sub> = 50 pF Input Levels: V<sub>H</sub> = 3.2 Volts, V<sub>L</sub> = 0.45 Volts Timing Measurement Reference Levels: Input = Output = 50% # Erase and Write, V<sub>DD</sub> = 5V Unless Otherwise Specified | Symbol | Parameter * | 64 2 6 38 | +25*0 | 4 | 1.435.61 | to+85°C | -55°C | to +125°C | 124 | | |-----------------|-----------------------------------|-----------|-------|-----|----------|---------|-------|------------------|-----|-----------------------| | ~;**· • | | Min | Jyn' | Max | Min. | Max | Min | Max | | Conditions | | <sup>t</sup> AS | Row Erase Address<br>Set-Up Time | 400 | - | - | 475 | - | 550 | - | μs | - T-2-1 | | <sup>t</sup> AH | Row Erase Address<br>Hold Time | 100 | - | _ | 125 | - | 150 | <del> -</del> - | ms | WE = VL | | tWRITE | Byte Write Pulse Width | 1 | _ | | 1 | | | | ms | WE = VL | | tAS | Byte Write Address<br>Set-Up Time | 400 | - | - | 475 | - | 550 | - | ns | $\overline{WE} = V_L$ | | t <sub>AH</sub> | Byte Write Address<br>Hold Time | 100 | - | - | 125 | - | 150 | | ns | WE = VL | | tos | Byte Write Data<br>Set-Up Time | 100 | | - | 125 | - | 150 | | ns | WE = VL | | <sup>t</sup> DH | Byte Write Data<br>Hold Time | 100 | - | - | 125 | | 150 | - | ns | WE = VL | **Programming Test Conditions** Input Levels: $V_H = 3.2 \text{ Volts}$ , $V_L = 0.45 \text{ Volts}$ Timing Measurement Reference Levels: Input = Output = 50% ## **TIMING DIAGRAM** ### **READ CYCLE** #### **OPERATING MODES** The H3208 has four modes of operation: Read, Chip Erase, Row Erase, and Byte Write, all enabled when the chip is enabled ( $\overline{CE} = low$ ). In the Read Mode the H3208 functions as a normal CMOS ROM. When the Write Enable input ( $\overline{WE}$ ) is lowered to V<sub>IL</sub>, the Erase or Write Mode is enabled. In the Block Erase Mode, all bytes are reset to a logic low (GND), while in the Row Erase Mode, all bits in the Page are set to a logic low. In the Write Mode, bits of addressed byte may be programmed to a logic high. An Erase Operation is required before re-writing over previously Programmed data. Detailed procedures for each mode follow: READ MODE: The circuit reads addresses on the falling edge of $\overline{CE}$ and latches the accessed data until $\overline{CE}$ goes high again. The latched data will appear at the outputs whenever $\overline{CE}$ is low, $\overline{WE}$ is high, and $\overline{OE}$ is low. **BLOCK ERASE MODE:** A Block Erase (all 0's in memory) is accomplished by setting WE and OE low (with A 0 - A 2 High), and then pulsing CE low. **ROW ERASE MODE:** A Row Erase is accomplished in the same manner as a Block Erase with any one of the three lowest address lines set to a logic low. WRITE MODE: A Write consists of programming 1's into bits that contain a 0. A byte is written by setting WE and OE low, and pulsing CE low. The address and data lines must be valid when CE falls. Data and addresses are latched while CE is low. #### SUMMARY OF OPERATING MODES Logic 1 = High, Logic 0 = Low, X = Do not care | States . | OF SE | WE | OE SE | | 6,3[e]st(e),33 | |--------------------|-------|----|-------|-------------|-----------------| | Standby (selected) | 1 | × | × | Floating | | | Read | 0 | 1 | 0 | Data Output | · · · · · · | | Erase (Block) | 0 | 0 | 0 | Floating | A 0 - A 2 = 1 | | Erase (Row) | 0 | 0 | 0 | Floating | A 3 - A 9 Valid | | Write | 0 | 0 | 1 | Data Input | | #### PIN DESCRIPTIONS A 0 - A 9: Address inputs which select one of 1024 bytes of memory for either Read, Row Erase, or Program. The addresses need to be valid during the falling edge of CE. 1/00 - 1/07: Bidirectional three-state data lines that are Data outputs during a Read operation and Data inputs during a Write operation. **GND:** Negative supply terminal and V = 0 reference. Vpp: Positive supply terminal. WE: Write Enable. A Logic Low enables all Data modifications. Erasing or Writing is controlled by appropriate control signals on CE and OE. **OE**: Output Enable. A Logic High disables the Data Output Drivers in normal operation. During programming operations, a Logic Low selects the Erase Mode. CE: Chip Enable. A Logic Low at this input latches the input address during a Read operation and latches both addresses and data inputs during a Write operation. For the read operation, accessed data is latched and valid as long as CE is held at a Logic Low. A programming operation is initiated on the falling edge of CE and terminated on the rising edge of CE. | | • | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | Information furnished by Hughes is believed to be accurate and reliable. use; nor for any infringements or patents or other rights of third parties implication or otherwise under any patent or patent rights of Hughes. | However, no responsibility is assumed by Hughes for its which may result from its use. No license is granted by | | | ·<br>• | | | - | | lughes Microelectronics Center<br>600 Superior Avenue, Box H | | | lewport Beach, CA 92658-8903<br>'ele: (714) 759-2727 | 12/88<br>Printed in U.S.A. | | AX: (714) 759-2720 | Fillinga in O.S.A. | | | |