# HD66712 (LCD-II/F12) (Dot-Matrix Liquid Crystal Display Controller/Driver) # **HITACHI** ### **Description** The HD66712 dot-matrix liquid crystal display controller and driver LSI displays alphanumerics, numbers, and symbols. It can be configured to drive a dot-matrix liquid crystal display under the control of a serial or a 4- or 8-bit microprocessor. Since all the functions such as display RAM, character generator, and liquid crystal driver, required for driving a dot-matrix liquid crystal display are internally provided on one chip, a minimum system can be interfaced with this controller/driver. A single HD66712 is capable of displaying a single 24-character line, two 24-character lines, or four 12-character lines. The HD66712 software is upwardly compatible with the LCDII (HD44780) which allows the user to easily replace an LCD-II with an HD66712. In addition, the HD66712 is equipped with functions such as segment displays for icon marks, a 4-line display mode, and a horizontal smooth scroll, and thus supports various display forms. This achieves various display forms. The HD66712 character generator ROM is extended to generate 240 $5 \times 8$ dot characters. The low-voltage operation (2.7 V) of the HD66712, combined with a low-power mode, is suitable for any portable battery-driven product requiring low power consumption. #### **Features** - $5 \times 8$ dot matrix possible - Clock-synchronized serial interface capability; can interface with 4- or 8-bit MPU - Low-power operation support: - 2.7 to 5.5 V (low voltage) - Wide liquid-crystal voltage range: 3.0 to 13.0 V max. - Booster for liquid crystal voltage - Two/three times (13 V max.) - High-speed MPU bus interface (2MHz at 5-V operation) - · Extension driver interface - Character display and independent 60-icon mark display possible - Horizontal smooth scroll by 6-dot font width display possible - 80 × 8-bit display RAM (80 characters max.) - 9,600-bit character generator ROM - -240 characters (5 $\times$ 8 dot) - 64 × 8-bit character generator RAM - -8 characters (5 $\times$ 8 dot) - 16 × 8-bit segment icon mark - 96-segment icon mark - 34-common × 60-segment liquid crystal display driver - Programmable duty cycle (See list 1) - Software upwardly compatible with HD44780 - Wide range of instruction functions: - Functions compatible with LCD-II: Display clear, cursor home, display on/off, cursor on/off, display character blink, cursor shift, display shift - Additional functions: Icon mark control, 4line display, horizontal smooth scroll, 6-dot character width control, white-black inverting blinking cursor - Automatic reset circuit that initializes the controller/driver after power on (standard version only) - Internal oscillator with an external resistor - Low power consumption - QFP 1420-128 pin, TCP-128 pin, bare-chip ### **List 1 Programmable Duty Cycles** #### 5-Dot Font Width | Number | | Single-Chip Ope | ration | With Extension [ | Driver | |----------|-------------------|-------------------------|--------|-------------------------|--------| | of Lines | <b>Duty Ratio</b> | Displayed Characters | Icons | Displayed Characters | Icons | | 1 | 1/17 | One 24-character line | 60 | One 52-character line | 80 | | 2 | 1/33 | Two 24-character lines | 60 | Two 32-character lines | 80 | | 4 | 1/33 | Four 24-character lines | 60 | Four 20-character lines | 80 | #### 6-Dot Font Width | Number | | Single-Chip Ope | ration | With Extension Driver | | | | | |----------|-------------------|-------------------------|--------|-------------------------|-------|--|--|--| | of Lines | <b>Duty Ratio</b> | Displayed Characters | Icons | Displayed Characters | Icons | | | | | 1 | 1/17 | One 20-character line | 60 | One 50-character line | 96 | | | | | 2 | 1/33 | Two 20-character lines | 60 | Two 30-character lines | 96 | | | | | 4 | 1/33 | Four 10-character lines | 60 | Four 20-character lines | 96 | | | | # **Ordering Information** | Type No. | Package | CGROM | |----------------|----------------------|--------------------------| | HD66712A00FS | QFP1420-128 (FP-128) | Japanese standard | | HD66712A00TA0 | Standard TCP-128 | | | HD66712A00TB0* | Folding TCP-128 | | | HCD66712A00 | Chip | | | HCD66712A01 | Chip | Communication | | HD66712A02FS | QFP1420-128 (FP-128) | European font | | HCD66712A02 | Chip | | | HCD66712A03 | Chip | Japanese + European font | | HD66712BxxFS | QFP1420-128 (FP-128) | Custom font | | HCD66712Bxx | Chip | | Note: Bxx = ROM code No. \* Under development # **LCD-II Family Comparison** | Item | LCD-II<br>(HD44780U) | LCD-II/E20<br>(HD66702) | LCD-II/F8<br>(HD66710) | LCD-II/F12<br>HD66712 | |--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Power supply voltage | 2.7 V to 5.5 V | 5 V ±10 %<br>(standard)<br>2.7 V to 5.5 V<br>(low voltage) | 2.7 V to 5.5 V | 2.7 V to 5.5 V | | Liquid crystal drive voltage | 3.0 V to 11 V | 3.0 V to 8.3 V | 3.0 V to 13.0 V | 3.0 V to 13.0 V | | Maximum display digits per chip | 8 characters<br>× 2 lines | 20 characters × 2 lines | 16 characters ×<br>2 lines/<br>8 characters ×<br>4 lines | 24 characters ×<br>2 lines/<br>12 characters ×<br>4 lines | | Segment display | None | None | 40 segments | 60 segments | | Display duty cycle | 1/8, 1/11, and<br>1/16 | 1/8, 1/11, and<br>1/16 | 1/17 and 1/33 | 1/17 and 1/33 | | CGROM | 9,920 bits<br>(208 5 × 8 dot<br>characters and<br>32 5 × 10 dot<br>characters) | 7,200 bits<br>(160 $5 \times 7$ dot<br>characters and<br>32 $5 \times 10$ dot<br>characters) | 9,600 bits<br>(240 5 × 8 dot<br>characters) | 9,600 bits<br>(240 5 × 8 dot<br>characters) | | CGRAM | 64 bytes | 64 bytes | 64 bytes | 64 bytes | | DDRAM | 80 bytes | 80 bytes | 80 bytes | 80 bytes | | SEGRAM | None | None | 8 bytes | 16 bytes | | Segment signals | 40 | 100 | 40 | 60 | | Common signals | 16 | 16 | 33 | 34 | | Liquid crystal drive waveform | Α | В | В | В | | Bleeder resistor for LCD power supply | External (adjustable) | External<br>(adjustable) | External<br>(adjustable) | External<br>(adjustable) | | Clock source | External resistor or external clock | External resistor or external clock | External resistor or external clock | External resistor or external clock | | R <sub>f</sub> oscillation frequency (frame frequency) | 270 kHz ±30%<br>(59 to 110 Hz for<br>1/8 and 1/16 duty<br>cycle; 43 to 80<br>Hz for 1/11 duty<br>cycle) | 320 kHz ±30%<br>(70 to 130 Hz for<br>1/8 and 1/16 duty<br>cycle; 51 to 95<br>Hz for 1/11 duty<br>cycle) | 270 kHz ±30%<br>(56 to 103 Hz for<br>1/17 duty cycle;<br>57 to 106 Hz for<br>1/33 duty cycle) | 270 kHz ±30%<br>(56 to 103 Hz for<br>1/17 duty cycle;<br>57 to 106 Hz for<br>1/33 duty cycle) | | R <sub>f</sub> resistance | 91 k $\Omega$ : 5-V operation; 75 k $\Omega$ : 3-V operation | $68 \text{ k}\Omega$ : 5-V operation; 56 kΩ: (3-V operation) | 91 k $\Omega$ : 5-V operation; 75 k $\Omega$ : 3-V operation | 91 k $\Omega$ : 5-V operation; 75 k $\Omega$ : 3-V operation | | Item | LCD-II<br>(HD44780U) | LCD-II/E20<br>(HD66702) | LCD-II/F8<br>(HD66710) | LCD-II/F12<br>HD66712 | |----------------------------------------|-----------------------------------------------------|------------------------------------|-----------------------------------------------------|-----------------------------------------------------| | Liquid crystal voltage booster circuit | None | None | 2–3 times step-<br>up circuit | 2–3 times step-<br>up circuit | | Extension driver control signal | Independent control signal | Independent control signal | Used in common with a driver output pin | Independent control signal | | Reset function | Power on automatic reset | Power on automatic reset | Power on automatic reset | Power on automatic reset or Reset input | | Instructions | LCD-II<br>(HD44780) | Fully compatible with the LCD-II | Upper<br>compatible with<br>the LCD-II | Upper compatible with the LCD-II | | Number of displayed lines | 1 or 2 | 1 or 2 | 1, 2, or 4 | 1, 2, or 4 | | Low power mode | None | None | Available | Available | | Horizontal scroll | Character unit | Character unit | Dot unit | Dot unit | | Bus interface | 4 bits/8 bits | 4 bits/8 bits | 4 bits/8 bits | Serial;<br>4 bits/8 bits | | CPU bus timing | 2 MHz: 5-V<br>operation;<br>1 MHz: 3-V<br>operation | 1 MHz | 2 MHz: 5-V<br>operation;<br>1 MHz: 3-V<br>operation | 2 MHz: 5-V<br>operation;<br>1 MHz: 3-V<br>operation | | Package | QFP-1420-80<br>80-pin bare chip | LQFP-2020-144<br>144-pin bare chip | QFP-1420-100<br>TQFP-1414-100<br>100-pin bare chip | QFP-1420-128<br>TCP-128<br>128-pin bare chip | ### **HD66712 Block Diagram** ### **HD66712 Pin Arrangement** # **TCP Dimensions** ### **HD66712 Pad Arrangement** # **Pin Functions** | Table 1 | Pin Functional Description | | | | | | | | | | | | | |------------------------------------------|----------------------------|-----------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Signal | Number of Pins | I/O | Device<br>Interfaced with | Function | | | | | | | | | | | IM | 1 | I | _ | Selects interface mode with the MPU;<br>Low: Serial mode<br>High: 4-bit/8-bit bus mode<br>(Bus width is specified by instruction.) | | | | | | | | | | | RS/CS* | 1 | I | MPU | Selects registers during bus mode: Low: Instruction register (write); Busy flag, address counter (read) High: Data register (write/read) Acts as chip-select during serial mode: Low: Select (access enable) High: Not selected (access disable) | | | | | | | | | | | RW/SID | 1 | I | MPU | Selects read/write during bus mode;<br>Low: Write<br>High: Read<br>Inputs serial data during serial mode. | | | | | | | | | | | E/SCLK | 1 | 1 | MPU | Starts data read/write during bus mode;<br>Inputs (Receives) serial clock during serial mode. | | | | | | | | | | | DB <sub>4</sub> to | 4 | I/O | MPU | Four high-order bidirectional tristate data bus pins. Used for data transfer between the MPU and the HD66712. DB <sub>7</sub> can be used as a busy flag. Open these pins during serial mode since these signals are not used. | | | | | | | | | | | DB <sub>1</sub> to | 3 | I/O | MPU | Three low order bidirectional tristate data bus pins. Used for data transfer between the MPU and the HD66712. Open these pins during 4-bit operation or serial mode since they are not used. | | | | | | | | | | | DB0/<br>SOD | 1 | I/O<br>/O | MPU | The lowest bidirectional data bit (DB0) during 8-bit bus mode. Open these pins during 4-bit mode since they are not used. Outputs (transfers) serial data during serial mode. Open this pin if reading (transfer) is not performed. | | | | | | | | | | | COM <sub>0</sub> to COM <sub>33</sub> | 34 | 0 | LCD | Common signals; those that are not used become non-selected waveforms. At 1/17 duty rate, COM <sub>1</sub> to COM <sub>16</sub> are used for character display, COM <sub>0</sub> and COM <sub>17</sub> for icon display, and COM <sub>18</sub> to COM <sub>33</sub> become non-selected waveforms. At 1/33 duty rate, COM <sub>1</sub> to COM <sub>32</sub> are used for character display, and COM <sub>0</sub> and COM <sub>33</sub> for icon display. Because two COM signals output the same level simultaneously, apply them according to the wiring pattern of the display device. | | | | | | | | | | | SEG <sub>1</sub> to<br>SEG <sub>60</sub> | 60 | 0 | LCD | Segment output signals | | | | | | | | | | | Table 1 | Pin Fun | Pin Functional Description (cont) | | | | | | | | | | | | | | |------------------------------------|----------------|-----------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--| | Signal | Number of Pins | 1/0 | Device<br>Interfaced with | Function | | | | | | | | | | | | | CL1 | 1 | 0 | Extension driver | When EXT = high, outputs the extension driver latch pulse. | | | | | | | | | | | | | CL2 | 1 | 0 | Extension driver | When EXT = high, outputs the extension driver shift clock. | | | | | | | | | | | | | D | 1 | 0 | Extension driver | When EXT = high, outputs extension driver data; data from the 61st dot on is output. | | | | | | | | | | | | | М | 1 | 0 | Extension driver | When EXT = high, outputs the extension driver AC signal. | | | | | | | | | | | | | EXT | 1 | I | _ | When EXT = high, outputs the extension driver control signal. When EXT = low, the signal becomes tristate and can suppress consumption current. | | | | | | | | | | | | | $V_1$ to $V_5$ | 5 | - | Power supply | Power supply for LCD drive $V_{CC} - V_5 = 13 \text{ V (max)}$ | | | | | | | | | | | | | V <sub>CC</sub> /GND | 2 | _ | Power supply | V <sub>CC</sub> : +2.7 V to +5.5 V, GND: 0 V | | | | | | | | | | | | | OSC <sub>1</sub> /OSC <sub>2</sub> | 2 | _ | Oscillation resistor clock | When crystal oscillation is performed, an external resistor must be connected. When the pin input is an external clock, it must be input to OSC <sub>1</sub> . | | | | | | | | | | | | | Vci | 1 | I | _ | Inputs voltage to the booster to generate the liquid crystal display drive voltage. Vci is reference voltage and power supply for the booster. Vci = $2.0 \text{ V}$ to $5.0 \text{ V} \le \text{Vci}$ | | | | | | | | | | | | | V <sub>5</sub> OUT <sub>2</sub> | 1 | 0 | V <sub>5</sub> pin/<br>booster<br>capacitance | Voltage input to the Vci pin is boosted twice and output. When the voltage is boosted three times, the same capacitance as that of C1–C2 should be connected here. | | | | | | | | | | | | | V <sub>5</sub> OUT <sub>3</sub> | 1 | 0 | V <sub>5</sub> pin | Voltage input to the Vci pin is boosted three times and output. | | | | | | | | | | | | | C1/C2 | 2 | _ | Booster capacitance | External capacitance should be connected here when using the booster. | | | | | | | | | | | | | RESET* | 1 | I | _ | Reset pin. Initialized to "low." | | | | | | | | | | | | | TEST | 1 | I | _ | Test pin. Should be wired to ground. | | | | | | | | | | | | ### **Function Description** #### **System Interface** The HD66712 has three types of system interfaces: synchronized serial, 4-bit bus, and 8-bit bus. The serial interface is selected by the IM-pin, and the 4/8-bit bus interface is selected by the DL bit in the instruction register. The HD66712 has two 8-bit registers: an instruction register (IR) and a data register (DR). The IR stores instruction codes, such as display clear and cursor shift, and address information for the display data RAM (DD RAM), the character generator RAM (CG RAM), and the segment RAM (SEGRAM). The MPU can only write to IR, and cannot be read from. The DR temporarily stores data to be written into DD RAM, CG RAM, or SEGRAM. Data written into the DR from the MPU is automatically written into DD RAM, CG RAM, or SEGRAM by an internal operation. The DR is also used for data storage when reading data from DD RAM, CG RAM, or SEGRAM. When address information is written into the IR, data is read and then stored into the DR from DD RAM or CG RAM by an internal operation. Data transfer between the MPU is then completed when the MPU reads the DR. After the read, data in DD RAM, CG RAM, or SEGRAM at the next address is sent to the DR for the next read from the MPU. These two registers can be selected by the registor selector (RS) signal in the 4/8 bit bus interface, and by the RS bit in start byte data in synchronized serial interface (table 2). #### Busy Flag (BF) When the busy flag is 1, the HD66712 is in the internal operation mode, and the next instruction will not be accepted. When RS = 0 and R/W = 1 (table 2), the busy flag is output from DB<sub>7</sub>. The next instruction must be written after ensuring that the busy flag is 0. #### Address Counter (AC) The address counter (AC) assigns addresses to DD RAM, CG RAM, or SEGRAM. When an address of an instruction is written into the IR, the address information is sent from the IR to the AC. Selection of DD RAM, CG RAM, and SEGRAM is also determined concurrently by the instruction. After writing into (reading from) DD RAM, CG RAM, or SEGRAM, the AC is automatically incremented by 1 (decremented by 1). The AC contents are then output to $DB_0$ to $DB_6$ when RS=0 and $R/\overline{W}=1$ (table 2). | Table 2 | 2 F | Resistor Selection | |---------|-----|---------------------------------------------------------------------------------------------| | RS | R/W | Operation | | 0 | 0 | IR write as an internal operation (display clear, etc.) | | 0 | 1 | Read busy flag (DB <sub>7</sub> ) and address counter (DB <sub>0</sub> to DB <sub>6</sub> ) | | 1 | 0 | DR write as an internal operation (DR to DD RAM, CG RAM, or SEGRAM) | | 1 | 1 | DR read as an internal operation (DD RAM, CG RAM, or SEGRAM to DR) | #### **Display Data RAM (DD RAM)** Display data RAM (DD RAM) stores display data represented in 8-bit character codes. Its capacity is $80 \times 8$ bits, or 80 characters. The area in display data RAM (DD RAM) that is not used for display can be used as general data RAM. The DD RAM address $(A_{DD})$ is set in the address counter (AC) as a hexadecimal number, as shown in figure 1. The relationship between DD RAM addresses and positions on the liquid crystal display is described and shown on the following pages for a variety of cases. Figure 1 DD RAM Address - 1-line display (N = 0, and NW = 0) - Case 1: When there are fewer than 80 display characters, the display begins at the beginning of DD RAM. For example, when 24 5-dot font-width characters are displayed using one HD66712, the display is generated as shown in figure 2. When a display shift is performed, the DD RAM addresses shift as well as shown in the figure. When 20 6-dot font-width characters are displayed using one HD66712, the display is generated as shown in figure 3. Note that COM9 to COM16 begins at address (0A)H in this case 20 characters are displayed. When a display shift is performed, the DD RAM addresses shift as well as shown in the figure. — Case 2: Figure 4 shows the case where the EXT pin is fixed high and the HD66712 and the 40-output extension driver are used to display 24 6-dot font-width characters. In this case, COM9 to COM16 begins at (0A)H. When a display shift is performed, the DD RAM addresses shift as well as shown in the figure. Figure 2 1-Line by 24-Character Display (5-Dot Font Width) Figure 3 1-Line by 20-Character Display (6-Dot Font Width) Figure 4 1-Line by 24-Character Display (6-Dot Font Width) - 2-line display (N = 1, and NW = 0) - Case 1: The first line is displayed from COM1 to COM16, and the second line is displayed from COM17 to COM32. Note that the last address of the first line and the first address of the second line are not consecutive. Figure 5 shows an example where a 5-dot font-width 24 × 2-line display is performed using one HD66712. Here, COM9 to COM16 begins at (0C)H, and COM25 to COM32 at (4C)H. When a display shift is performed, the DD RAM addresses shift as shown. Figure 6 shows an example where a 6-dot font-width 20 × 2-line display is performed using one HD66712. COM9 to COM16 begins at (0A)H, and COM25 to COM32 at (4A)H. Figure 5 2-Line by 24-Character Display (5-Dot Font Width) Figure 6 2-Line by 20-Character Display (6-Dot Font Width) — Case 2: Figure 7 shows the case where the EXT pin is fixed high and the HD66712 and the 40-output extension driver are used to extend the number of display characters to 32 5-dot font-width characters. In this case, COM9 to COM16 begins at (0C)H, and COM25 to COM32 at (4C)H. When a display shift is performed, the DD RAM addresses shift as shown. Figure 7 2-Line by 32 Character Display (5-Dot Font Width) - 4-line display (NW = 1) - Case 1: The first line is displayed from COM1 to COM8, the second line is displayed from COM9 to COM16, the third line is displayed from COM17 to COM24, and the fourth line is displayed from COM25 to COM32. Note that the DD RAM addresses of each line are not consecutive. Figure 8 shows an example where a $12 \times 4$ -line display is performed using one HD66712. When a display shift is performed, the DD RAM addresses shift as shown. Figure 8 4-Line Display — Case 2: Figure 9 shows the case where the EXT pin is fixed high and the HD66712 and the 40-output extension driver are used to extend the number of display characters. When a display shift is performed, the DD RAM addresses shift as shown. Figure 9 4-Line by 20-Character Display #### Character Generator ROM (CG ROM) The character generator ROM generates $5 \times 8$ dot character patterns from 8-bit character codes (table 3 to 6). It can generate 240 $5 \times 8$ dot character patterns. User-defined character patterns are also available using a mask-programmed ROM (see "Modifying Character Patterns.") #### **Character Generator RAM (CG RAM)** The character generator RAM allows the user to redefine the character patterns. In the case of $5 \times 8$ characters, up to eight may be redefined. Write the character codes at the addresses shown as the left column of table 3 to 6 to show the character patterns stored in CG RAM. See table 7 for the relationship between CG RAM addresses and data and display patterns. #### Segment RAM (SEGRAM) The segment RAM (SEGRAM) is used to enable control of segments such as an icon and a mark by the user program. For a 1-line display, SEGRAM is read from the COM0 and the COM17 output, and for 2- or 4-line displays, it is read from the COM0 and the COM33 output, to perform 60-segment display (80-segment display when using the extension driver). As shown in table 8, bits in SEGRAM corresponding to segments to be displayed are directly set by the MPU, regardless of the contents of DDRAM and CGRAM. SEGRAM data is stored in eight bits. The lower six bits control the display of each segment, and the upper two bits control segment blinking. #### **Timing Generation Circuit** The timing generation circuit generates timing signals for the operation of internal circuits such as DDRAM, CGROM, CGRAM, and SEGRAM. RAM read timing for display and internal operation timing by MPU access are generated sepa- rately to avoid interfering with each other. Therefore, when writing data to DD RAM, for example, there will be no undesirable interferences, such as flickering, in areas other than the display area. #### **Liquid Crystal Display Driver Circuit** The liquid crystal display driver circuit consists of 34 common signal drivers and 60 segment signal drivers. When the character font and number of lines are selected by a program, the required common signal drivers automatically output drive waveforms, while the other common signal drivers continue to output non-selection waveforms. Character pattern data is sent serially through a 60bit shift register and latched when all needed data has arrived. The latched data then enables the driver to generate drive waveform outputs. Sending serial data always starts at the display data character pattern corresponding to the last address of the display data RAM (DD RAM). Since serial data is latched when the display data character pattern corresponding to the starting address enters the internal shift register, the HD66712 drives from the head display. #### Cursor/Blink Control Circuit The cursor/blink (or white-black inversion) control is used to produce a cursor or a flashing area on the display at a position corresponding to the location in stored in the address counter (AC). For example (figure 10), when the address counter is (08)H, a cursor is displayed at a position corresponding to DDRAM address (08)H. #### **Scroll Control Circuit** The scroll control circuit is used to perform a smooth-scroll in the unit of dot. When the number of characters to be displayed is greater than that possible at one time on the liquid crystal module, this horizontal smooth scroll can be used to display all characters. Figure 10 Cursor/Blink Display Example Table 3 Relationship between Character Codes and Character Patterns (ROM Code: A00) | Upper Bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |------------|------------------|------|------------|----------------------------------------|------------|-------------|---------------|--------------|------|------|-------------|--------------------|---------------|--------------|------------|----------------------------------------| | xxxx0000 | CG<br>RAM<br>(1) | | | | <u>a</u> j | | ••• | <b>F</b> | | | | | -53 | ==, | | | | xxxx0001 | CG<br>RAM<br>(2) | | | | <b> </b> | | -=== | -= | | | | | <b>:::</b> - | <u></u> 1 | -=3 | 174 | | xxxx0010 | CG<br>RAM<br>(3) | | !! | •************************************* | E | Fr. | | <b>j.**.</b> | | | <b>!</b> | •1 | 111 | ,:: <b>"</b> | | | | xxxx0011 | CG<br>RAM<br>(4) | | # | • | <b>i</b> | | <u>.</u> | •==• | | | | 1 <sup>-8</sup> -1 | | - <b>L</b> | :=:- | •>- | | xxxx0100 | CG<br>RAM<br>(5) | | <b>‡</b> | 4 | D | | | <b>†</b> | | | | <b>-</b> | j. | - | | <u></u> | | xxxx0101 | CG<br>RAM<br>(6) | | <b>=</b> , | | | | == | 1_4 | | | | | | | 125 | 1_4 | | xxxx0110 | CG<br>RAM<br>(7) | | 8 | 6 | <b>F</b> - | Ļ | <b>₽</b> | i,,i | | | | ## | | | <b>1</b> | ************************************** | | xxxx0111 | CG<br>RAM<br>(8) | | | 7 | <b>E</b> | l,l | <b>'</b> | l <u>i</u> l | | | | | ;::" | -=-; | | TI | | xxxx1000 | CG<br>RAM<br>(1) | | Ĭ, | | <b>j-</b> | X | <b>]-</b> -, | <b>X</b> | | | .¶ | • <b>•</b> ••• | - <del></del> | ij | .j= | <br> | | xxxx1001 | CG<br>RAM<br>(2) | | .,) | | I | <b>!</b> ,! | 1 | | | | ** <u>*</u> | •=== | ,j | 11. | | | | xxxx1010 | CG<br>RAM<br>(3) | | * | ##<br>## | | | <u>.</u> i | | | | | | 1 1 | 1 | * <b>1</b> | | | xxxx1011 | CG<br>RAM<br>(4) | | <b>-</b> | ##<br>## | K | | k: | 4 | | | | ** | <b>!</b> | | :*: | .F- | | xxxx1100 | CG<br>RAM<br>(5) | | | | <u>L</u> | # | 1 | | | | -1 | <u>=</u> , | | 1 <b>-1</b> | :‡. | | | xxxx1101 | CG<br>RAM<br>(6) | | <b></b> | === | | | <b>!</b> ":"; | } | | | -3 | | •*• | | # <u></u> | | | xxxx1110 | CG<br>RAM<br>(7) | | # | | P-J | | <b>!•"</b> ! | | | | | *** | | •••• | <br> | | | xxxx1111 | CG<br>RAM<br>(8) | | .** | • | | | O | | | | • 11 | " <u>.</u> ,; | | 13 | | | Table 4 Relationship between Character Codes and Character Pattern (ROM Code: A01) | Lower Bits<br>Bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |--------------------|------------------|--------------------------------------|-------------|-------------|------|----------|--------------|---------------|-------------|----------|------------------|--------------|---------------|---------|------|------| | xxxx0000 | CG<br>RAM<br>(1) | | | | | <b></b> | •• | <b>;:::</b> - | | | | <b></b> | | | | | | xxxx0001 | CG<br>RAM<br>(2) | •*<br>• <b>!</b><br>· · • <b>!</b> • | | | | | | -=== | | | | | <b>==</b> - | | _ | | | xxxx0010 | CG<br>RAM<br>(3) | | 11 | •""";<br>•" | | | <br> | <b>j</b> | ."<br>!==== | | | ••• | | | | | | xxxx0011 | CG<br>RAM<br>(4) | | | ••••• | | : | # <b>***</b> | | | | | : <b>:</b> ; | | | | | | xxxx0100 | CG<br>RAM<br>(5) | | -#- | | | | | | | <b>:</b> | | | <b>I</b> - | <b></b> | | | | xxxx0101 | CG<br>RAM<br>(6) | | # ,•<br>• # | | | | | <b>. !!</b> | | | <b>::</b> | | - <b>j-</b> - | | | | | xxxx0110 | CG<br>RAM<br>(7) | _== | | <b></b> | | 1,1 | # <b>"</b> | 1,1 | | | | 17 | | | | | | xxxx0111 | CG<br>RAM<br>(8) | | | | | | - | | <b>!</b> | | | | | | | | | xxxx1000 | CG<br>RAM<br>(1) | <u>;</u> | | | | | <b>!:</b> | | | | • <b>•</b> ••••• | .7 | | Ņ | | | | xxxx1001 | CG<br>RAM<br>(2) | B | <u>,</u> | | | | • | * | | | # <b>##</b> | | | ij. | | | | xxxx1010 | CG<br>RAM<br>(3) | <b>ji</b> | ::::: | ##<br>## | | | | | | | | <u>-</u> - | .i.`i. | <u></u> | | 1.1 | | xxxx1011 | CG<br>RAM<br>(4) | <b>‡</b> . | <b>!</b> | #<br> | | <b></b> | k | | • | <b>.</b> | <b>::!</b> | # | <u> </u> | | | | | xxxx1100 | CG<br>RAM<br>(5) | # | . ;: | | | | <b></b> | i<br>! | • | | • | | | !"] | | | | xxxx1101 | CG<br>RAM<br>(6) | | | | | | | | | | <b></b> . | | ••• | | | •••• | | xxxx1110 | CG<br>RAM<br>(7) | * | | | | ·· | <b>!</b> " | | | | | 恺 | | •.*• | | | | xxxx1111 | CG<br>RAM<br>(8) | * | | - 7 | | _ 1449 . | | • | | | | · | | | · | | Table 5 Relationship between Character Codes and Character Patterns (ROM Code: A02) | Lower Bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |------------|------------------|---------------|----------|---------------------|------|-----------|---------------|------------|----------|----------|--------------|-----------|------|----------|-----------------------------------------|--------------------------------------------| | xxxx0000 | CG<br>RAM<br>(1) | | | | | | *• | <b>-</b> | | ***** | | <u></u> | | | | : ::<br>- :::::::::::::::::::::::::::::::: | | xxxx0001 | CG<br>RAM<br>(2) | | | | | | | -:: | | | | | | | | | | xxxx0010 | CG<br>RAM<br>(3) | € € | 11 | •*****<br>••••••• | | | <b>!</b> | <b></b> | 洲 | <b>!</b> | #- | <b>::</b> | | | .".<br> | | | xxxx0011 | CG<br>RAM<br>(4) | <b>##</b> | # | | | | | | | | <b></b> | :<br> | | | | | | xxxx0100 | CG<br>RAM<br>(5) | | | | | | | | Ŀi | | <u>;:::.</u> | | | | _ = = = = = = = = = = = = = = = = = = = | | | xxxx0101 | CG<br>RAM<br>(6) | | | | _ | | <br> | | | | | | | | | | | xxxx0110 | CG<br>RAM<br>(7) | | | | | | - <b>!</b> | 1.1 | | | | | -17 | | | | | xxxx0111 | CG<br>RAM<br>(8) | | <b>;</b> | | | | | | | •••• | | <b>##</b> | | <u> </u> | | | | xxxx1000 | CG<br>RAM<br>(1) | • <b>••</b> • | | | | | <b>!!</b> | | <b>!</b> | | <b></b> | | | | ".<br> | | | xxxx1001 | CG<br>RAM<br>(2) | | | | | 1,1 | <b></b> | * <b>!</b> | | | | 1. | | | | | | xxxx1010 | CG<br>RAM<br>(3) | | **: | ##<br>## | | - 1 | | | | | | | | | | | | xxxx1011 | CG<br>RAM<br>(4) | <b></b> | | | | _ <b></b> | . <b>i.</b> ; | | Щ | | * | *** | | | | | | xxxx1100 | CG<br>RAM<br>(5) | | <b>.</b> | | _ | | | | Щ | | W | | | | ".<br>"!<br>"!" | | | xxxx1101 | CG<br>RAM<br>(6) | | | | | | .00 | | | | | | | | | | | xxxx1110 | CG<br>RAM<br>(7) | <b></b> | . #1 | | | .•*•. | .ii. | | bil | •==- | | | | | •••<br>••<br>••• | | | xxxx1111 | CG<br>RAM<br>(8) | - | | •****<br>•**<br>••* | | _ 4427 _ | | | | | # | | | | <b></b> | | Note: The character codes of the characters enclosed in the bold frame are the same as those of the first edition of the ISO8859 and the character code compatible. Table 6 Relationship between Character Codes and Character Pattern (ROM Code: A03) | Upper<br>Lower Bits<br>Bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |-----------------------------|------------------|------------|------------|----------|------------|-------------|-------------|-------------|----------------------------------------|------|----------------------------------------|-------------|----------|-------------|-------------|----------------------------------------| | xxxx0000 | CG<br>RAM<br>(1) | | | | | | •• | <b>!!!!</b> | | | | | | | | | | xxxx0001 | CG<br>RAM<br>(2) | | | | | | | -=== | | | | | | <u>.</u> | | | | xxxx0010 | CG<br>RAM<br>(3) | -=== | 11 | •""; | | | | <b>!-"-</b> | | | | | !!! | .×.* | | | | xxxx0011 | CG<br>RAM<br>(4) | 4 | | • | | | <b>:</b> | | | | | <b>!</b> | | # | <b>:::.</b> | ==== | | xxxx0100 | CG<br>RAM<br>(5) | | : | 4 | | | | · i | | | ••• | | <b>j</b> | | | | | xxxx0101 | CG<br>RAM<br>(6) | <b>!!</b> | #<br>- * # | ! | | | | <b>ii</b> | | | <b>#</b> | | | | ==== | | | xxxx0110 | CG<br>RAM<br>(7) | <b>:</b> | | <b>:</b> | | <b>I.</b> I | ••••• | i.,.i | •=== | | | <b>#</b> | | | <b></b> | ************************************** | | xxxx0111 | CG<br>RAM<br>(8) | j-ij | | ***** | | | -::: | i,,i | ####<br>##### | | •••••••••••••••••••••••••••••••••••••• | | | | | | | xxxx1000 | CG<br>RAM<br>(1) | | <b>!</b> | <b>!</b> | | *** | <b>!</b> : | * | | • | • <b>!</b> | | | ij | •. | *** | | xxxx1001 | CG<br>RAM<br>(2) | | , | =<br> | | I.,I | | * | | | ###################################### | | , i | il | <u> </u> | | | xxxx1010 | CG<br>RAM<br>(3) | <u>:</u> . | *** | ## | - II | | | | | 11 | | | 11 | <u>.</u> | | | | xxxx1011 | CG<br>RAM<br>(4) | <b>!</b> | | ##<br>## | | | <b>!</b> :: | • | ************************************** | • | <b>::::</b> ::: | | | | *: | <b></b> | | xxxx1100 | CG<br>RAM<br>(5) | ***** | ; | • | | *** | i. | į | | | **** | i | | <b>:</b> ;; | • | | | xxxx1101 | CG<br>RAM<br>(6) | | | | | | | <b>}</b> | | | | | •*•• | | | | | xxxx1110 | CG<br>RAM<br>(7) | ** | <b>=</b> | | <b>i</b> i | | <b>!"</b> ! | | | | | | | •,•• | | | | xxxx1111 | CG<br>RAM<br>(8) | <b>**</b> | | •""• | | | !! | | | | • • • | <b>*.,!</b> | ••• | | ===== | | Table 7 Example of Relationships between Character Code (DDRAM) and Character Pattern(CGRAM Data) #### a) When character pattern is $5 \times 8$ dots | | Cha | arac | ter c | ode | (DD | RAM | 1 dat | a) | ( | CGR | AM | addr | ess | | MSB | | CC | GRA | Мс | lata | | LSB | | |---|-------|-------|-------|-------|-------|-------|-------|-------|----------------|----------|-------|-------|-------|-------|-----|--------------|-----------------------------|----------------|----------------|----------------|----------------|----------------|-----------| | | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | A <sub>5</sub> | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | 07 | O | <sub>5</sub> O <sub>5</sub> | O <sub>4</sub> | O <sub>3</sub> | O <sub>2</sub> | O <sub>1</sub> | O <sub>0</sub> | | | | 0 | 0 | 0 | 0 | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | * | * | * | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | 1 | 0 | 0 | 1 | | | | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | 1 | 0 | 1 | 0 | | | | 1 | 0 | 0 | 0 | 1 | Character | | | | | | | | | | | | | 1 | 0 | 1 | 1 | | | | 0 | 1 | 0 | 1 | ] 0 | pattern | | | | | | | | | | | | | - 1 | 1 | 0 | 0 | | | | 0 | 0 | 1 | 0 | 0 | (1) | | | | | | | | | | | | | : | 1 | 0 | 1 | | | | 0 | 0 | 1 | 0 | 0 | | | | | | | V | | | | | | V | 1 | 1 | 1 | 0 | | ¥ | | 0 | 0 | 1 | 0 | 0 | | | | | | | , | | | | | | • | 1 | 1 | 1 | 1 | | • | | 0 | 0 | 0 | 0 | 0 | | | þ | | | | | | | | | | | ij | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | * | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | * | * | * | 1 | 0 | 0 | 0 | 1 | | | | | | | 1 | | | | | | | 1 | 0 | 0 | 1 | | | | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | 1 | 0 | 1 | 0 | | | | 1 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | - 1 | 0 | 1 | 1 | | | | 0 | 1 | 0 | 1 | 0 | Character | | | | | | | | | | | | | | 1 | 0 | 0 | | | | 0 | 0 | 1 | 0 | 0 | pattern | | | | | | | | | | | | | 1 | 1 | 0 | 1 | | | | 0 | 0 | 1 | 0 | 0 | (8) | | | | | | J | | | | | | ↓ | 1 | 1 | 1 | 0 | | $\downarrow$ | | 0 | 0 | 1 | 0 | 0 | | | | | | | ▼ | | | | | | <b>V</b> | - | 1 | 1 | 1 | | <b>V</b> | | 0 | 0 | 0 | 0 | 0 | | #### a) When character pattern is $6 \times 8$ dots | Character code (DDRAM data) | CGRAM address | MSB CGRAM data LSB | | |-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------| | D <sub>7</sub> D <sub>6</sub> D <sub>5</sub> D <sub>4</sub> D <sub>3</sub> D <sub>2</sub> D <sub>1</sub> D <sub>0</sub> | $A_5 \ A_4 \ A_3 \ A_2 \ A_1 \ A_0$ | O <sub>7</sub> O <sub>6</sub> O <sub>5</sub> O <sub>4</sub> O <sub>3</sub> O <sub>2</sub> O <sub>1</sub> O <sub>0</sub> | _ | | 0 0 0 0 * 0 0 0 | 0 0 0 0 0 0 0<br>0 0 1<br>0 1 0<br>0 1 1<br>1 0 0<br>1 0 1<br>1 1 1 | * * 0 1 0 0 0 1<br>0 1 0 0 0 1<br>0 1 0 0 0 1<br>0 0 1 0 1 | Character pattern (1) | | 0 0 0 0 * 1 1 1 | 1 1 1 0 0 0 0 0 0 0 0 1 0 0 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | * * 0 1 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 0 | Character pattern (8) | Notes: 1. Character code bits 0 to 2 correspond to CGRAM address bits 3 to 5 (3 bits: 8 types). - 2. CGRAM address bits 0 to 2 designate the character pattern line position. The 8th line is the cursor position and its display is formed by a logical OR with the cursor. - 3. The character data is stored with the rightmost character element in bit 0, as shown in the figure above. Characters of 5 dots in width (FW = 0) are stored in bits 0 to 4, and characters of 6 dots in width (FW = 1) are stored in bits 0 to 5. - 4. When the upper four bits (bits 7 to 4) of the character code are 0, CGRAM is selected. Bit 3 of the character code is invalid (\*). Therefore, for example, the character codes (00)H and (08)H correspond to the same CGRAM address. - 5. A set bit in the CGRAM data corresponds to display selection, and 0 to non-selection. - 6. When the BE bit of the function set register is 1, pattern blinking control of the lower six bits is controlled using the upper two bits (bits 7 and 6) in CGRAM. When bit 7 is 1, of the lower six bits, only those which are set are blinked on the display. - When bit 6 is 1, a bit 4 pattern can be blinked as for a 5-dot font width, and a bit 5 pattern can be blinked as for a 6-dot font width. - \* Indicates no effect. Table 8 Relationship between SEGRAM Addresses and Display Patterns | | SEG | RAN | 1 | SEGRAM data | | | | | | | | | | | | | | | | |----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---------------------|----------------|-------|----------------|-------|-------------|----------------|----------------|----------------| | a | addr | ess | | | a) | 5-0 | dot fo | nt wi | dth | | b) 6-dot font width | | | | | | | | | | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | D <sub>7</sub> | $D_6$ | D <sub>5</sub> | $D_4$ | $D_3$ | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | 0 | 0 | 0 | 0 | B1 | B0 | * | S1 | S2 | S3 | S4 | S5 | B1 | В0 | S1 | S2 | S3 | S4 | S5 | S6 | | 0 | 0 | 0 | 1 | B1 | B0 | * | S6 | S7 | S8 | S9 | S10 | B1 | В0 | S7 | S8 | S9 | S10 | S11 | S12 | | 0 | 0 | 1 | 0 | B1 | B0 | * | S11 | S12 | S13 | S14 | S15 | B1 | B0 | S13 | S14 | S15 | S16 | S17 | S18 | | 0 | 0 | 1 | 1 | B1 | B0 | * | S16 | S17 | S18 | S19 | S20 | B1 | В0 | S19 | S20 | S21 | S22 | S23 | S24 | | 0 | 1 | 0 | 0 | B1 | В0 | * | S21 | S22 | S23 | S24 | S25 | B1 | В0 | S25 | S26 | S27 | S28 | S29 | S30 | | 0 | 1 | 0 | 1 | B1 | В0 | * | S26 | S27 | S28 | S29 | S30 | B1 | В0 | S31 | S32 | S33 | S34 | S35 | S36 | | 0 | 1 | 1 | 0 | В1 | В0 | * | S31 | S32 | S33 | S34 | S35 | B1 | В0 | S37 | S38 | S39 | S40 | S41 | S42 | | 0 | 1 | 1 | 1 | B1 | В0 | * | S36 | S37 | S38 | S39 | S40 | B1 | В0 | S43 | S44 | S45 | S46 | S47 | S48 | | 1 | 0 | 0 | 0 | B1 | В0 | * | S41 | S42 | S43 | S44 | S45 | B1 | B0 | S49 | S50 | S51 | S52 | S53 | S54 | | 1 | 0 | 0 | 1 | В1 | B0 | * | S46 | S47 | S48 | S49 | S50 | B1 | В0 | S55 | S56 | S57 | S58 | S59 | S60 | | 1 | 0 | 1 | 0 | B1 | B0 | * | S51 | S52 | S53 | S54 | S55 | B1 | В0 | S61 | S62 | S63 | S64 | S65 | S66 | | 1 | 0 | 1 | 1 | B1 | B0 | * | S56 | S7 | S58 | S59 | S60 | B1 | В0 | S67 | S68 | <b>S</b> 69 | S70 | S71 | S72 | | 1 | 1 | 0 | 0 | B1 | B0 | * | S61 | S62 | S63 | S64 | S65 | B1 | B0 | S73 | S74 | S75 | S76 | S77 | S78 | | 1 | 1 | 0 | 1 | B1 | B0 | * | S66 | S67 | S68 | S69 | S70 | B1 | В0 | S79 | S80 | S81 | S82 | S83 | S84 | | 1 | 1 | 1 | 0 | B1 | B0 | * | S71 | S72 | S73 | S74 | S75 | B1 | B0 | S85 | S86 | S87 | S88 | S89 | S90 | | 1 | 1 | 1 | 1 | B1 | B0 | * | S76 | S77 | S78 | S79 | S80 | B1 | B0 | S91 | S92 | S93 | S94 | S95 | S96 | | | | | - | Blinking | contro | ol | | Patte | rn on/ | off | | Blinking | cont | rol | P | atterr | n on/of | f | | Notes: 1. Data set to SEGRAM is output when COM0 and COM17 are selected, as for a 1-line display, and output when COM0 and COM33 are selected, as for a 2-line or a 4-line display. COM0 and COM17 for a 1-line display and COM0 and COM33 for a 2-line or a 4-line display are the same signals. - 2. S1 to S96 are pin numbers of the segment output driver. S1 is positioned to the left of the display. When the LCD-II/F12 is used by one chip, segments from S1 to S60 are displayed. An extension driver displays the segments after S61. - 3. After S80 output at 5-dot font and S96 output at 6-dot font, S1 output is repeated again. - 4. As for a 5-dot font width, lower five bits (D4 to D0) are display on.off information of each segment. For a 6-dot character width, the lower six bits (D5 to D0) are the display information for each segment. - 5. When the BE bit of the function set register is 1, pattern blinking of the lower six bits is controlled using the upper two bits (bits 7 and 6) in SEGRAM. When bit 7 is 1, only a bit set to "1" of the lower six bits is blinked on the display. When bit 6 is 1, only a bit 4 pattern can be blinked as for a 5-dot font width, and only a bit 5 pattern can be blinked as for 6-dot font width. - 6. Bit 5 (D5) is invalid for a 5-dot font width. - 7. Set bits in the SEGRAM data correspond to display selection, and zeros to non-selection. Figure 11 Correspondence between SEGRAM and Segment Display #### **Modifying Character Patterns** - Character pattern development procedure The following operations correspond to the numbers listed in figure 12: - 1. Determine the correspondence between character codes and character patterns. - 2. Create a listing indicating the correspondence between EPROM addresses and data. - 3. Program the character patterns into an EPROM. - 4. Send the EPROM to Hitachi. - 5. Computer processing of the EPROM is performed at Hitachi to create a character pattern listing, which is sent to the user. - 6. If there are no problems within the character pattern listing, a trial LSI is created at Hitachi and samples are sent to the user for evaluation. When it is confirmed by the user that the character patterns are correctly written, mass production of the LSI will proceed at Hitachi. 444 Figure 12 Character Pattern Development Procedure #### **Programming Character Patterns** This section explains the correspondence between addresses and data used to program character patterns in EPROM. · Programming to EPROM The HD66712 character generator ROM can generate $240.5 \times 8$ dot character patterns. Table 9 shows correspondence between the EPROM address data and the character pattern. #### **Handling Unused Character Patterns** EPROM data outside the character pattern area: This is ignored by the character generator ROM for display operation so any data is acceptable. - EPROM data in CG RAM area: Always fill with zeros. - Treatment of unused user patterns in the HD66712 EPROM: According to the user application, these are handled in either of two ways: - a When unused character patterns are not programmed: If an unused character code is written into DD RAM, all its dots are lit, because the EPROM is filled with 1s after it is erased. - b When unused character patterns are programmed as 0s: Nothing is displayed even if unused character codes are written into DD RAM. (This is equivalent to a space.) Table 9 Example of Correspondence between EPROM Address Data and Character Pattern $(5 \times 8 \text{ Dots})$ | | | | | <sub>MSB</sub> Data <sub>LSB</sub> | | | | | | | | | |-----------------|-----------------|----------------|----------------|------------------------------------|----------------|----------------|----------------|----------------|-------|----------------|-------|----------------------------------------------------------------------------| | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | $A_2$ | A <sub>1</sub> | $A_0$ | O <sub>4</sub> O <sub>3</sub> O <sub>2</sub> O <sub>1</sub> O <sub>0</sub> | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 0 0 0 1 | | | | | | | | | | 0 | 0 | 0 | 1 | 1 0 0 0 1 | | | | | | | | | | 0 | 0 | 1 | 0 | 1 0 0 0 1 | | | | | | | | | | 0 | 0 | 1 | 1 | 0 1 0 1 0 | | | | | | | | | | 0 | 1 | 0 | 0 | 0 0 1 0 0 | | | | | | | | | | 0 | 1 | 0 | 1 | 0 0 1 0 0 | | | | | 1 | 7 | | | | 0 | 1 | 1 | 0 | 0 0 1 0 0 | | | | | , | | | | | 0 | 1 | 1 | 1 | 0 0 0 0 0 | | | | | | | | | | | | | | , | | | | Cha | aract | er co | | | | | | | | | Notes: 1. EPROM addresses $A_{11}$ to $A_4$ correspond to a character code. - 2. EPROM addresses $A_2$ to $A_0$ specify the line position of the character pattern. EPROM address A3 should be set to "0." - 3. EPROM data O<sub>4</sub> to O<sub>0</sub> correspond to character pattern data. - 4. Areas which are lit (indicated by shading) are stored as "1," and unlit areas as "0." - 5. The eighth line is also stored in the CGROM, and should also be programmed. If the eighth line is used for a cursor, this data should all be set to zero. - 6. EPROM data bits $0_7$ to $0_5$ are invalid. 0 should be written in all bits. ### **Reset Function** #### **Initializing by Internal Reset Circuit** An internal reset circuit automatically initializes the HD66712 when the power is turned on. The following instructions are executed during the initialization. The busy flag (BF) is kept in the busy state until the initialization ends (BF = 1). The busy state lasts for 15 ms after $V_{CC}$ rises to 4.5 V or 40 ms after the $V_{CC}$ rises to 2.7 V. 1. Display clear: (20)H to all DDRAM 2. Set functions: DL = 1: 8-bit interface data N = 1: 2-line display RE = 0: Extension register write disable BE = 0: CGRAM/SEGRAM blink off LP = 0: Not in low power mode 3. Control display on/off: D = 0: Display off C = 0: Cursor off B = 0: Blinking off 4. Set entry mode: I/D = 1: Increment by 1 S = 0: No shift 5. Set extension function: FW = 0: 5-dot character width B/W = 0: Normal cursor (eighth line) NW = 0: 1- or 2-line display (depending on N) 6. Enable scroll: HSE = 0000: Scroll unable 7. Set scroll amount: HDS = 000000: Not scroll Note: If the electrical characteristics conditions listed under the table Power Supply Conditions Using Internal Reset Circuit are not met, the internal reset circuit will not operate normally and will fail to initialize the HD66712. #### **Initializing by Hardware Reset Input** The LCD-II/F12 also has a reset input pin: RESET\*. If this pin is made low during operation, an internal reset and initialization is performed. This pin is ignored, however, during the internal reset period at power-on. ### Interfacing to the MPU The HD66712 can send data in either two 4-bit operations or one 8-bit operation, thus allowing interfacing with 4- or 8-bit MPUs. • For 4-bit interface data, only four bus lines (DB<sub>4</sub> to DB<sub>7</sub>) are used for transfer. Bus lines DB<sub>0</sub> to DB<sub>3</sub> are disabled. The data transfer between the HD66712 and the MPU is completed after the 4-bit data has been transferred twice. As for the order of data transfer, the four high order bits (for 8-bit operation, DB<sub>4</sub> to DB<sub>7</sub>) are transferred before the four low order bits (for 8-bit operation, DB<sub>0</sub> to DB<sub>3</sub>). The busy flag must be checked (one instruction) after the 4-bit data has been transferred twice. Two more 4-bit operations then transfer the busy flag and address counter data. - For 8-bit interface data, all eight bus lines (DB<sub>0</sub> to DB<sub>7</sub>) are used. - When the IM pin is low, the HD66712 uses a serial interface. See "Transferring Serial Data." Figure 13 4-Bit Transfer Example #### **Transferring Serial Data** When the IM pin (interface mode) is low, the HD66712 enters serial interface mode. A three-line clock-synchronous transfer method is used. The HD66712 receives serial input data (SID) and transmits serial output data (SOD) by synchronizing with a transfer clock (SCLK) sent from the master side. When the HD66712 interfaces with several chips, chip select pin (CS\*) must be used. The transfer clock (SCLK) input is activated by making chip select (CS\*) low. In addition, the transfer counter of the LCD-II/F12 can be reset and serial transfer synchronized by making chip select (CS\*) high. Here, since the data which was being sent at reset is cleared, restart the transfer from the first bit of this data. In the case of a minimum 1 to 1 transfer system with the LCD-II/F12 used as a receiver only, an interface can be established by the transfer clock (SCLK) and serial input data (SID). In this case, chip select (CS\*) should be fixed to low. The transfer clock (SCLK) is independent from operational clock (CLK) of the LCD-II/F12. However, when several instructions are continuously transferred, the instruction execution time determined by the operational clock (CLK) (see continuous transfer) must be considered since the LCD-II/F12 does not have an internal transmit/receive buffer. To begin with, transfer the start byte. By receiving five consecutive bits (synchronizing bit string) at the beginning of the start byte, the transfer counter of the LCD-II/F12 is reset and serial transfer is synchronized. The 2 bits following the synchronizing bit string (5 bits) specify transfer direction $(R\overline{W})$ bit) and register select (RS bit). Be sure to transfer 0 in the 8th bit. After receiving the start byte, instructions are received and the data/busy flag is transmitted. When the transfer direction and register select remain the same, data can be continuously transmitted or received. The transfer protocol is described in detail below. #### • Receiving (write) After receiving the start synchronization bits, the $R/\overline{W}$ bit (= 0), and the RS bit with the start byte, an 8-bit instruction is received in 2 bytes: the lower 4 bits of the instruction are placed in the LSB of the first byte, and the higher 4 bits of the instruction are placed in the LSB of the second byte. Be sure to transfer 0 in the following 4 bits of each byte. When instructions are continuously received with $R/\overline{W}$ bit and RS bit unchanged, continuous transfer is possible (see "Continuous Transfer" below). 449 Figure 14 Basic Procedure for Transferring Serial Data #### • Transmitting (read) After receiving the start synchronization bits, the $R/\overline{W}$ bit (= 1), and the RS bit with the start byte, 8-bit read data is transmitted in the same way as receiving. When read data is continuously transmitted with $R/\overline{W}$ bit and RS bit unchanged, continuous transfer is possible (see "Continuous Transfer" below). Even at the time of the transmission (the data output), since the HD66712 monitors the start synchronization bit string ("11111") by the SID input, the HD66712 receives the R/W bit and RS bit after detecting the start synchronization. Therefore, in the case of a continuous transfer, fix the SID input "0." #### Continuous transfer When instructions are continuously received with the $R/\overline{W}$ bit and RS bit unchanged, continuous receive is possible without inserting a start byte between instructions. After receiving the last bit (the 8th bit in the 2nd byte) of an instruction, the system begins to execute it. To execute the next instruction, the instruction execution time of the LCD-II/F12 must be considered. If the last bit (the 8th bit in the 2nd byte) of the next instruction is received during execution of the previous instruction, the instruction will be ignored. In addition, if the next unit of data is read before read execution of previous data is completed for busy flag/address counter/RAM data, normal data is not sent. To transfer data normally, the busy flag must be checked. However, it is possible to transfer without reading the busy flag if wiring for transmission (SOD pin) needs to be reduced or if the burden of polling on the CPU needs to be removed. In this case, insert a transfer wait so that the current instruction first completes execution during instruction transfer. 451 Figure 15 Procedure for Continuous Data Transfer #### **Instructions** #### Outline Only the instruction register (IR) and the data register (DR) of the HD66712 can be controlled by the MPU. Before starting internal operation of the HD66712, control information is temporarily stored in these registers to allow interfacing with various MPUs, which operate at different speeds, or various peripheral control devices. The internal operation of the HD66712 is determined by signals sent from the MPU. These signals, which include register selection (RS), read/write (R/ $\overline{W}$ ), and the data bus (DB<sub>0</sub> to DB<sub>7</sub>), make up the HD66712 instructions (table 12). There are four categories of instructions that: - Designate HD66712 functions, such as display format, data length, etc. - · Set internal RAM addresses - · Perform data transfer with internal RAM - Perform miscellaneous functions Normally, instructions that perform data transfer with internal RAM are used the most. However, auto-incrementation by 1 (or auto-decrementation by 1) of internal HD66712 RAM addresses after each data write can lighten the program load of the MPU. Since the display shift instruction (table 10) can perform concurrently with display data write, the user can minimize system development time with maximum programming efficiency. When an instruction is being executed for internal operation, no instruction other than the busy flag/address read instruction can be executed. Because the busy flag is set to 1 while an instruction is being executed, check it to make sure it is 0 before sending another instruction from the MPU. Note: Be sure the HD66712 is not in the busy state (BF = 1) before sending an instruction from the MPU to the HD66712. If an instruction is sent without checking the busy flag, the time between the first instruction and next instruction will take much longer than the instruction time itself. Refer to table 12 for the list of each instruction execution time 453 # **Instruction Description** #### **Clear Display** Clear display writes space code (20)H (character pattern for character code (20)H must be a blank pattern) into all DD RAM addresses. It then sets DD RAM address 0 into the address counter, and returns the display to its original status if it was shifted. In other words, the display disappears and the cursor or blinking goes to the left edge of the display (in the first line if 2 lines are displayed). It also sets I/D to 1 (increment mode) in entry mode. S of entry mode does not change. #### **Return Home** Return home sets DD RAM address 0 into the address counter, and returns the display to its original status if it was shifted. The DD RAM contents do not change. The cursor or blinking goes to the left edge of the display (in the first line if 2 lines are displayed). In addition, flicker may occur in a moment at the time of this instruction issue. #### **Entry Mode Set** **I/D:** Increments (I/D = 1) or decrements (I/D = 0) the DD RAM address by 1 when a character code is written into or read from DD RAM. The cursor or blinking moves to the right when incremented by 1 and to the left when decremented by 1. The same applies to writing and reading of CG RAM and SEG RAM. S: Shifts the entire display either to the right (I/D = 0) or to the left (I/D = 1) when S is 1 during DD RAM write. The display does not shift if S is 0. If S is 1, it will seem as if the cursor does not move but the display does. The display does not shift when reading from DD RAM. Also, writing into or reading out from CG RAM and SEG RAM does not shift the display. In a low power mode (LP = 1), do not set S=1 because the whole display does not normally shift. #### **Display On/Off Control** When extension register enable bit (RE) is 0, bits D, C, and B are accessed. **D:** The display is on when D is 1 and off when D is 0. When off, the display data remains in DD RAM, but can be displayed instantly by setting D to 1. C: The cursor is displayed when C is 1 and not displayed when C is 0. Even if the cursor disappears, the function of I/D or other specifications will not change during display data write. The cursor is displayed using 5 dots in the 8th line for $5 \times 8$ dot character font. **B:** The character indicated by the cursor blinks when B is 1. The blinking is displayed as switching between all blank dots and displayed characters at a speed of 370-ms intervals when $f_{cp}$ or $f_{OSC}$ is 270 kHz. The cursor and blinking can be set to display simultaneously. (The blinking frequency changes according to $f_{OSC}$ or the reciprocal of $f_{cp}$ . For example, when $f_{cp}$ is 300 kHz, $370 \times 270/300 = 333$ ms.) #### **Extended Function Set** When the extended register enable bit (RE) is 1, FW, B/W, and NW bit shown below are accessed. Once these registers are accessed, the set values are held even if the RE bit is set to zero. **FW:** When FW is 1, each displayed character is controlled with a 6-dot width. The user font in CG RAM is displayed with a 6-bit character width from bits 5 to 0. As for fonts stored in CG ROM, no display area is assigned to the left most bit, and the font is displayed with a 5-bit character width. If the FW bit is changed, data in DD RAM and CG RAM SEG RAM is destroyed. Therefore, set FW before data is written to RAM. When font width is set to 6 dots, the frame frequency decreases to 5/6 compared to 5-dot time. See "Oscillator Circuit" for details. **B/W:** When B/W is 1, the character at the cursor position is cyclically displayed with black-white inversion. At this time, bits C and B in display on/off control register are "Don't care." When $f_{CP}$ or $f_{OSC}$ is 270 kHz, display is changed by switching every 370 ms. **NW:** When NW is 1, 4-line display is performed. At this time, bit N in the function set register is "Don't care." Figure 16 Example of Display Control ## **Cursor or Display Shift** Cursor or display shift shifts the cursor position or display to the right or left without writing or reading display data (table 10). This function is used to correct or search the display. In a 2-line display, the cursor moves to the second line when it passes the 40th digit of the first line. In a 4-line display, the cursor moves to the second line when it passes the 20th character of the line. Note that, all line displays will shift at the same time. When the displayed data is shifted repeatedly each line moves only horizontally. The second line display does not shift into the first line position. When this instruction is executed, extended register enable bit (RE) is reset. The address counter (AC) contents will not change if the only action performed is a display shift. In low power mode (LP = 1), whole-display shift cannot be normally performed. #### Scroll Enable When extended register enable bit (RE) is 1, scroll enable bits can be set. This HSE resister specifies scrolled line with the scroll quantity register. This register consists of 4 bits for each display line, so a specified line can be shifted by dot unit. When the bit 0 of HSE is 1 in four line mode (NW = 1), the first line can be shifted, and the bit 1 is specified to shift the second line, the bit 2 is specified for the third line, and bit 3 is specified for the fourth line. When it shifts the first line in two line mode (N = 1, NW = 0), both the bit 0 and bit 1 should be set to 1. The bit 2 and bit 3 is specified for the second line. In 1 line mode (N = 0, NW = 0), the bit 0 and bit 1 should be specified. #### **Function Set** Only when the extended register enable bit (RE) is 1, the BE and the LP bits shown below can be accessed. Bits DL and N can be accessed regardless of RE. **DL:** Sets the interface data length. Data is sent or received in 8-bit lengths (DB<sub>7</sub> to DB<sub>0</sub>) when DL is 1, and in 4-bit lengths (DB<sub>7</sub> to DB<sub>4</sub>) when DL is 0. When 4-bit length is selected, data must be sent or received twice. **N:** When bit NW in the extended function set is 0, a 1- or a 2-line display is set. When N is 0, 1-line display is selected; when N is 1, 2-line display is selected. When NW is 1, a 4-line display is set. At this time, N is "Don't care." Note: After changing the N or NW or LP bit, please issue the Return Home or Clear Display instruction to cancel to shift display. **RE:** When bit RE is 1, bit BE in the extended function set register, the SEGRAM address set register, and the function set register can be accessed. When bit RE is 0, the registers described above cannot be accessed, and the data in these registers is held. To maintain compatibility with the HD44780, the RE bit should be fixed to 0. | Table 10 | Shift Function | |----------|----------------| |----------|----------------| | S/C | R/L | | |-----|-----|-------------------------------------------------------------------------------| | 0 | 0 | Shifts the cursor position to the left. (AC is decremented by one.) | | 0 | 1 | Shifts the cursor position to the right. (AC is incremented by one.) | | 1 | 0 | Shifts the entire display to the left. The cursor follows the display shift. | | 1 | 1 | Shifts the entire display to the right. The cursor follows the display shift. | | | | | **BE:** When the RE bit is 1, this bit can be rewritten. When this bit is 1, the user font in CGRAM and the segment in SEGRAM can be blinked according to the upper two bits of CGRAM and SEGRAM. **LP:** When bit RE is 1, this bit can be rewritten. When LP is set to 1 and the EXT pin is low (without an extended driver), the HD66712 operates in low power mode. In 1-line display mode, the HD66712 operates on a 4-division clock, and in a 2-line or a 4-line display mode, the HD66712 operates on a 2-division clock. According to these operations, instruction execution takes four times or twice as long. Note that in low power mode, display shift cannot be performed. The frame frequency is reduced to 5/6 that of normal operation. See "Oscillator Circuit" for details. Note: Perform the DL, N, NW, and FW fucntions at the head of the program before executing any instructions (except for the read busy flag and address instruction). From this point, if bits N, NW, or FW are changed after other instructions are executed, RAM contents may be broken. #### Set CG RAM Address A CG RAM address can be set while the RE bit is cleared to 0. Set CG RAM address into the address counter displayed by binary AAAAAA. After this address set, data is written to or read from the MPU for CG RAM. #### Set SEGRAM Address Only when the extended register enable (RE) bit is 1, HS2 to HS0 and the SEGRAM address can be set. The SEGRAM address in the binary form AAAA is set to the address counter. After this address set, SEGRAM can be written to or read from by the MPU. #### Set DD RAM Address A DD RAM address can be set while the RE bit is cleared to 0. Set DD RAM address sets the DD RAM address binary AAAAAA into the address counter. After this address set, data is written to or read from the MPU for DD RAM. However, when N and NW is 0 (1-line display), AAAAAAA can be (00)H to (4F)H. When N is 1 and NW is 0 (2-line display), AAAAAAA is (00)H to (27)H for the first line, and (40)H to (67)H for the second line. When NW is 1 (4-line display), AAAAAAA is (00)H to (13)H for the first line, (20)H to (33)H for the second line, (40)H to (53)H for the third line, and (60)H to (73)H for the fourth line. ## **Set Scroll Quantity** When extended registor enable bit (RE) is 1, HDS5 to HDS0 can be set. HDS5 to HDS0 specifies horizontal scroll quantity to the left of the display in dot units. The HD66712 uses the unused DDRAM area to execute a desired horizontal smooth scroll from 1 to 48 dots. Note: When performing a horizontal scroll as described above by connecting an extended driver, the maximum number of characters per line decreases by the quantity set by the above horizontal scroll. For example, when the maximum 24-dot scroll quantity (4 characters) is used with 6-dot font width and 4-line display, the maximum numbers of characters is 20 - 4 = 16. Notice that in low power mode (LP = 1), display shift and scroll cannot be performed. #### **Read Busy Flag and Address** Read busy flag and address reads the busy flag (BF) indicating that the system is now internally operating on a previously received instruction. If BF is 1, the internal operation is in progress. The next instruction will not be accepted until BF is reset to 0. Check the BF status before the next write operation. At the same time, the value of the address counter in binary AAAAAAA is read out. This address counter is used by both CG, DD, and SEGRAM addresses, and its value is determined by the previous instruction. The address contents are the same as for CG RAM, DD RAM, and SEGRAM address set instructions. ## Write Data to CG, DD, or SEG RAM This instruction writes 8-bit binary data DDDDDDDDD to CG, DD or SEGRAM. CG, DD or SEGRAM is selected by the previous specification of the address set instruction (CG RAM address set / DD RAM address set / SEGRAM address set). After a write, the address is automatically incremented or decremented by 1 according to the entry mode. The entry mode also determines the display shift direction. #### Read Data from CG, DD, or SEG RAM This instruction reads 8-bit binary data DDDDDDDD from CG, DD, or SEG RAM. CG, DD or SEGRAM is selected by the previous specification of the address set instruction. If no address is specified, the first data read will be invalid. When executing serial read instructions, the next address is normally read from the next address. An address set instruction need not be executed just before this read instruction when shifting the cursor by a cursor shift instruction (when reading from DD RAM). A cursor shift instruction is the same as a set DD RAM address instruction. After a read, the entry mode automatically increases or decreases the address by 1. However, a display shift is not executed regardless of the entry mode. Note: The address counter (AC) is automatically incremented or decremented after write instructions to CG, DD or SEG RAM. The RAM data selected by the AC cannot be read out at this time even if read instructions are executed. Therefore, to read data correctly, execute either an address set instruction or a cursor shift instruction (only with DD RAM), or alternatively, execute a preliminary read instruction to ensure the address is correctly set up before accessing the data. | Table 11 l | HS5 to HS0 | Settings | |------------|------------|----------| |------------|------------|----------| | HDS5 | HDS4 | HDS3 | HDS2 | HDS1 | HDS0 | Description | |------|------|------|------|------|------|-------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | No shift | | 0 | 0 | 0 | 0 | 0 | 1 | Shift the display position to the left by one dot. | | 0 | 0 | 0 | 0 | 1 | 0 | Shift the display position to the left by two dots. | | 0 | 0 | 0 | 0 | 1 | 1 | Shift the display position to the left by three dots. | | | | | | : | | | | 1 | 0 | 1 | 1 | 1 | 1 | Shift the display position to the left by forty-seven dots. | | 1 | 1 | * | * | * | * | Shift the display position to the left by forty-eight dots. | **Table 12** Instructions | | RE | | | | | Code | е | | | | | | Execution Time (Max) (when f <sub>cp</sub> or | |------------------------------|-----|----|-----|-----|-----------------|-----------------|-----------------|------------------|------------------|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | Instruction | Bit | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description | f <sub>OSC</sub> is 270 kHz) | | Clear<br>display | 0/1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears entire display and sets DD RAM address 0 in address counter. | 1.52 ms | | Return<br>home | 0/1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | _ | Sets DD RAM address 0<br>IN address counter. Also<br>returns display from<br>being shifted to original<br>position. DDRAM con-<br>tents remain unchanged. | 1.52 ms | | Entry<br>mode set | 0/1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets cursor move<br>direction and specifies<br>display shift. These<br>operations are performed<br>during data write and read. | 37 μs | | Display<br>on/off<br>control | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | С | В | Sets entire display (D) on/off, cursor on/off (C), and blinking of cursor position character (B). | 37 μs | | Extension<br>function<br>set | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | FW | B/W | NW | Sets a font width, a<br>black-white inverting<br>cursor (B/W), and a<br>4-line display (NW). | 37 μs | | Cursor or display shift | 0 | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | <u> </u> | _ | Moves cursor and shifts display without changing DD RAM contents. | 37 μs | | Scroll enable | 1 | 0 | 0 | 0 | 0 | 0 | 1 | HSE | HSE | HSE | HSE | Specifies which display lines to undergo horizontal smooth scroll. | 37 µs | | Function<br>set | 0 | 0 | 0 | 0 | 0 | 1 | DL | N | RE | _ | _ | Sets interface data length (DL), number of display lines (L), and extension register write enable (RE). | 37 μs | | | 1 | 0 | 0 | 0 | 0 | 1 | DL | N | RE | BE | LP | Sets CGRAM/SEGRAM blinking enable (BE), and power-down mode (LP). LP is available when the EXT pin is low. | 37 μs | | Set<br>CGRAM<br>address | 0 | 0 | 0 | 0 | 1 | A <sub>CG</sub> | A <sub>CG</sub> | A <sub>CG</sub> | A <sub>CG</sub> | A <sub>CG</sub> | A <sub>CG</sub> | Sets CG RAM address.<br>CG RAM data is sent and<br>received after this setting. | 37 µs | | Set<br>SEGRAM<br>address set | 1 | 0 | 0 | 0 | 1 | * | * | A <sub>SEG</sub> | A <sub>SEG</sub> | A <sub>SEG</sub> | A <sub>SEG</sub> | Sets SEGRAM address.<br>SEGRAM data is sent and<br>received after this setting. | 37 μs | | Set DDRAM address | 0 | 0 | 0 | 1 | A <sub>DD</sub> Sets DD RAM address.<br>DD RAM data is sent and<br>received after this setting. | 37 µs | | Set scroll quantity | 1 | 0 | 0 | 1 | * | HDS | HDS | SHDS | HDS | HDS | HDS | Sets horizontal dot scroll quantity. | 37 μs | **Table 12** Instructions (cont) | Instruction | RE<br>Bit | <br>RS | R/W | DB7 | DB6 | Code | | DB3 | DB2 | DB1 | DB0 | Descriptio | on | Execution<br>Time (Max)<br>(when f <sub>cp</sub> or<br>f <sub>OSC</sub> is 270 kHz) | |--------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------|---------------------------|-------|-----|-----|-----|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | Read busy<br>flag &<br>address | 0/1 | 0 | 1 | BF | AC indicating i | | 0 μs | | Write data to RAM | 0/1 | 1 | 0 | | | Write | data | | | | | | a into DD RAM,<br>or SEGRAM. | 7 μs<br>t <sub>ADD</sub> = 5.5 μs* | | Read data<br>from RAM | 0/1 | 1 | 1 | | | Read | d data | | | | | | a from DD RAM,<br>or SEGRAM. | 37 μs<br>t <sub>ADD</sub> = 5.5 μs* | | | I/D<br>S<br>D<br>C<br>B<br>FW<br>NW<br>NW<br>S/C<br>S/C<br>R/L<br>DL<br>N | = 0:<br>= 1:<br>= 1:<br>= 1:<br>= 1:<br>= 1:<br>= 1:<br>= 0:<br>= 1:<br>= 0:<br>= 1:<br>= 1:<br>= 1:<br>= 1:<br>= 1:<br>= 1: | Incre Decr Acco Displ Curs Blink 6-dot Black Four One Displ Curs Shift 8 bits 2 line Exter CGR Low- Intern Instru | emen'mpan ay on or on of on ton ton ton ton ton ton ton ton ton t | width width in inve lines ift ve right left = 0: 4 registe EGRA r mode | rting of the bits line er account of the bits er ing | cursor<br>cess e<br>nking | nable | | | | DD RAM: A <sub>DD</sub> : CG RAM: A <sub>CG</sub> : SEGRAM: A <sub>SEG</sub> : HSE: HDS: AC: | Display data RADD RAM addreto cursor addret Character gene CG RAM addre Segment RAM Segment RAM Specifies horizo Horizontal dots Address counte DD, CG, and Staddresses. | ss (corresponds ss) rator RAM ss address ontal scroll lines scroll quantity or used for both | Note: 1. — indicates no effect. - \* After execution of the CG RAM/DD RAM data write or read instruction, the RAM address counter is incremented or decremented by 1. The RAM address counter is updated after the busy flag turns off. In figure 17, t<sub>ADD</sub> is the time elapsed after the busy flag turns off until the address counter is updated. - 2. Extension time changes as frequency changes. For example, when f is 300 kHz, the execution time is: $37 \ \mu s \times 270/300 = 33 \ \mu s$ . - 3. Execution time in a low-power mode (LP = 1 and EXT = low) becomes four times for a 1-line mode, and twice for a 2- or 4-line mode. 460 Figure 17 Address Counter Update ## **Interfacing the HD66712** **Interface with 8-Bit MPUs:** The HD66712 can interface directly with an 8-bit MPU using the E clock, or with an 8-bit MCU through an I/O port. When the number of I/O ports in the MCU, or the interfacing bus width, if limited, a 4-bit interface function is used. Figure 18 Example of 8-Bit Data Transfer Timing Sequence Figure 19 8-Bit MPU Interface **Interface with 4-Bit MPUs:** The HD66712 can interface with a 4-bit MCU through an I/O port. 4-bit data representing high and low order bits must be transferred sequentially. The DL bit in function-set selects 4-bit or 8-bit interface data length. Figure 20 Example of 4-Bit Data Transfer Timing Sequence Figure 21 4-bit MPU Interface ## **Oscillator Circuit** Figure 22 Oscillator Circuit Figure 23 Frame Frequency # Power Supply for Liquid Crystal Display Drive 1) When an external power supply is used 2) When an internal booster is used - Notes: 1. Boosting output voltage should not exceed the power supply voltage (2) (15 V max.) in the absolute maximum ratings. Especially, voltage of over 5 V should not be input to the reference voltage (Vci) when boosting three times. - 2. Vci input terminal is used for reference voltage and power supply for the internal booster. Input current into the Vci pin needs three times or more of load current through the bleeder resistor for LCD. So, when it adjusts LCD driving voltage (Vlcd), input voltage should be controlled with transistor to supply LCD load current. Please notice connection (+/-) when it uses capacitors with poler. - 3. The Vci must be set below the power supply (V<sub>CC</sub>). Table 13 Duty Factor and Power Supply for Liquid Crystal Display Drive | Item | | Da | ta | | |--------------------|----|------|-------|--| | Number of Lines | | 1 | 2/4 | | | Duty factor | | 1/17 | 1/33 | | | Bias | | 1/5 | 1/6.7 | | | Divided resistance | R | R | R | | | | R0 | R | 2.7R | | Note: R changes depending on the size of liquid crystal panel. Normally, R must be 4.7 k $\Omega$ to 20 k $\Omega$ . ## **Extension Driver LSI Interface** By bringing the EXT pin high, extended driver interface signals (CL1, CL2, D, and M) are output. Table 14 Relationships between the Number of Display Lines and 40-Output Extension Driver | | | | Cont | roller | | | |---------------|--------------|--------------|--------------|-------------|-------------|--------------| | | LCD | -II/F12 | LCD | -II/F8 | HD44780 | HD66702 | | Display Lines | 5-Dot Width | 6-Dot Width | 5-Dot Width | 6-Dot Width | 5-Dot Width | 5-Dot Width | | 16 × 2 lines | Not required | Not required | Not required | 1 | 1 | Not required | | 20 × 2 lines | Not required | Not required | 1 | 1 | 2 | Not required | | 24 × 2 lines | Not required | 1 | 1 | 2 | 2 | 1 | | 40 × 2 lines | Disabled | Disabled | Disabled | Disabled | 4 | 3 | | 12 × 4 lines | Not required | 1 | 1 | 1 | Disabled | Disabled | | 16 × 4 lines | 1 | 1 | 1 | 2 | Disabled | Disabled | | 20 × 4 lines | 1 | 2 | 2 | 3 | Disabled | Disabled | | | | | | | | | Note: The number of display lines can be extended to $32 \times 2$ lines or $20 \times 4$ lines in the LCD-II/F12. The number of display lines can be extended to $30 \times 2$ lines or $20 \times 4$ lines in the LCD-II/F8. Figure 24 HD66712 and the Extension Driver Connection Table 15 Display Start Address in Each Mode | Ni | ım | ber | Ωf | ı | in | ۵6 | |----|----|-----|----|---|---------|----| | w | ш | Dei | OI | _ | . 1 1 1 | | | | 1-L | ine Mode | 2-L | 4-Line Mode | | |-------------|-------|----------|-------|-------------|-------------| | Output | 5 Dot | 6 Dot | 5 Dot | 6 Dot | 5 Dot/6 Dot | | COM1–COM8 | D00±1 | D00±1 | D00±1 | D00±1 | D00±1 | | COM9-COM16 | D0C±1 | D0A±1 | D0C±1 | D0A±1 | D20±1 | | COM17-COM24 | _ | _ | D40±1 | D40±1 | D40±1 | | COM25-COM32 | _ | _ | D4C±1 | D4A±1 | D60±1 | | COM0/COM17 | S00 | S00 | _ | _ | _ | | COM0/COM33 | _ | _ | S00 | S00 | S00 | Notes: 1. The number of display lines is determined by setting the N/NW bit. The font width is determined by the FW bit. - 2. D\*\* is the start address of display data RAM (DDRAM). - 3. S\*\* is the start address of segment RAM (SEGRAM). - 4. ±1 following D\*\* indicates increment or decrement at display shift. Figure 25 Correspondence between the Display Position at Extension Display and the DDRAM Address 470 ## **Interface to Liquid Crystal Display** Set the extended driver control signal output, the number of display lines, and the font width with the EXT pin, an extended register NW, and the FW bit, respectively. The relationship between the number of display lines, EXT pin, and register value is given below. Table 16 Relationship between Display Lines, EXT Pin, and Register Setting | | | | 5 D | ot F | ont | | | | 6 Do | ot Fo | ont | | | _ | |--------|-----------|-----|----------|------------------|-----|----|----|-----|----------|------------------|-----|----|----|------| | No. of | No. of | EXT | Extended | Registor Setting | | | | EXT | Extended | Registor Setting | | | | • | | Lines | Character | Pin | Driver | N | RE | NW | FW | Pin | Driver | N | RE | NW | FW | Duty | | 1 | 20 | L | _ | 0 | 0 | 0 | 0 | L | _ | 0 | 1 | 0 | 1 | 1/17 | | | 24 | L | _ | 0 | 0 | 0 | 0 | Н | 1 | 0 | 1 | 0 | 1 | 1/17 | | | 40 | Н | 2 | 0 | 0 | 0 | 0 | Н | 3 | 0 | 1 | 0 | 1 | 1/17 | | 2 | 20 | L | _ | 1 | 0 | 0 | 0 | L | _ | 1 | 1 | 0 | 1 | 1/33 | | | 24 | L | _ | 1 | 0 | 0 | 0 | Н | 1 | 1 | 1 | 0 | 1 | 1/33 | | | 32 | Н | 1 | 1 | 0 | 0 | 0 | Н | 2 | 1 | 1 | 0 | 1 | 1/33 | | 4 | 12 | L | _ | * | 1 | 1 | 0 | Н | 1 | * | 1 | 1 | 1 | 1/33 | | | 16 | Н | 1 | * | 1 | 1 | 0 | Н | 1 | * | 1 | 1 | 1 | 1/33 | | | 20 | Н | 1 | * | 1 | 1 | 0 | Н | 2 | * | 1 | 1 | 1 | 1/33 | Note: - means not required. • Example of 5-dot font width connection Figure 26 24 × 1-Line + 60-Segment Display (5-Dot Font, 1/17 Duty) Figure 27 24 × 1-Line + 60-Segment Display (5-Dot Font, 1/33 Duty) Figure 28 $12 \times 4$ -Line + 60 Segment Display (5-Dot Font, 1/33 Duty) Figure 29 20 × 4-Line + 80 Segment Display (5-Dot Font, 1/33 Duty) Figure 30 20 × 2-Line + 60 Segment Display (6-Dot Font, 1/33 Duty) # **Instruction and Display Correspondence** • 8-bit operation, 24-digit × 1-line display with internal reset Refer to table 17 for an example of an 24-digit × 1-line display in 8-bit operation. The LCD-II/F12 functions must be set by the function set instruction prior to the display. Since the display data RAM can store data for 80 characters, a character unit scroll can be performed by a display shift instruction. A dot unit smooth scroll can also be performed by a horizontal scroll instruction. Since data of display RAM (DDRAM) is not changed by a display shift instruction, the display can be returned to the first set display when the return home operation is performed. • 4-bit operation, 24-digit × 1-line display with internal reset The program must set all functions prior to the 4-bit operation (see table 18). When the power is turned on, 8-bit operation is automatically selected and the first write is performed as an 8-bit operation. Since DB<sub>0</sub> to DB<sub>3</sub> are not connected, a rewrite is then required. However, since one operation is completed in two accesses for 4-bit operation, a rewrite is needed to set the functions. Thus, DB<sub>4</sub> to DB<sub>7</sub> of the function set instruction is written twice. • 8-bit operation, 24-digit × 2-line display with internal reset For a 2-line display, the cursor automatically moves from the first to the second line after the 40th digit of the first line has been written. Thus, if there are only 16 characters in the first line, the DD RAM address must be again set after the 16th character is completed. (See table 19.) The display shift is performed for the first and second lines. If the shift is repeated, the display of the second line will not move to the first line. The same display will only shift within its own line for the number of times the shift is repeated. 8-bit operation, 12-digit × 4-line display with internal reset The RE bit must be set by the function set instruction and then the NW bit must be set by an extension function set instruction. In this case, 4-line display is always performed regardless of the N bit setting (see table 20). In a 4-line display, the cursor automatically moves from the first to the second line after the 20th digit of the first line has been written. Thus, if there are only 8 characters in the first line, the DD RAM address must be set again after the 8th character is completed. Display shifts are performed on all lines simultaneously. Note: When using the internal reset, the electrical characteristics in the Power Supply Conditions Using Internal Reset Circuit table must be satisfied. If not, the LCD-II/F12 must be initialized by instructions. See the section, Initializing by Instruction. 475 | Step | | | | | Inst | ructi | on | | | | | | |------|-----------|-------------------|--------|----------------|------------------|----------------|----------------|----------------|----------------|----------------|-------------|---------------------------------------------------------------------------------------------------------------| | No. | RS | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Display | Operation | | 1 | | | | | he HI<br>ircuit) | | 12 is | initia | lized | by | | Initialized. No display. | | 2 | | ction<br>R/W<br>0 | | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | Sets to 8-bit operation and selects 1-line display. Bit 2 must always be cleared. | | 3 | Retu | urn ho | ome | | | | | | | | | Return both display and cursor | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | to the original position (address 0). | | 4 | Disp | olay o | n/off | cont | rol | | | | | | | Turns on display and cursor. | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | Entire display is in space mode because of initialization. | | 5 | Entr | y mo | | et | | | | | | | | Sets mode to increment the | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | address by one and to shift the cursor to the right at the time of write to the RAM. Display is not shifted. | | 6 | Writ | e dat | a to ( | CG R | AM/E | DD R | AM | | | | H_ | Writes H. DD RAM has | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | [11_ | already been selected by initialization when the power was turned on. | | 7 | Writ | e dat | a to ( | CG R | RAM/E | DD R | AM | | | | HI | Writes I. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | I II_ | | | 8 | | | | | : | | | | | | :<br>:<br>: | | | 9 | Writ<br>1 | e dat<br>0 | a to 0 | CG R | RAM/E<br>0 | DD R. | AM<br>1 | 0 | 0 | 1 | HITACHI_ | Writes I. | | 10 | Entr<br>0 | y mo | de se | et<br>0 | 0 | 0 | 0 | 1 | 1 | 1 | HITACHI_ | Sets mode to shift display at the time of write. | | 11 | Writ | e dat | a to ( | CG R | AM/E | DD R | AM | | | | ITACHI | Writes a space. | | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | ITACHI _ | • | Table 17 8-Bit Operation, 24-Digit × 1-Line Display Example with Internal Reset (cont) | Step | | | | | Inst | ructi | ion | | | | | | |------|-----------|------------|-------------|-------------|------------|-----------|---------|----|----|----|-----------------|-----------------------------------------------------------------------| | No. | RS | R/V | V D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Display | Operation | | 12 | Writ<br>1 | te da<br>0 | ta to 0 | CG R | RAM/[<br>0 | DD R<br>0 | AM<br>1 | 1 | 0 | 1 | TACHI M_ | Writes M. | | 13 | | | | | : | | | | | | : | | | 14 | Writ<br>1 | te da<br>0 | ta to 0 | CG R | RAM/E<br>0 | DD R<br>0 | AM<br>1 | 1 | 1 | 1 | MICROKO_ | Writes O. | | 15 | Cur<br>0 | sor c | r disp | olay s | shift<br>0 | 1 | 0 | 0 | * | * | MICROKO | Shifts only the cursor position to the left. | | 16 | Cur<br>0 | sor c | r disp<br>0 | olay s<br>0 | shift<br>0 | 1 | 0 | 0 | * | * | MICROKO | Shifts only the cursor position to the left. | | 17 | Writ<br>1 | te da<br>0 | ta to 0 | CG R | RAM/[<br>0 | DD R<br>0 | AM<br>0 | 0 | 1 | 1 | ICROCQ | Writes C over K. The display moves to the left. | | 18 | Cur<br>0 | sor c | r disp<br>0 | olay s<br>0 | shift<br>0 | 1 | 1 | 1 | * | * | MICROCO | Shifts the display and cursor position to the right. | | 19 | Cur<br>0 | sor c | r disp<br>0 | olay s<br>0 | shift<br>0 | 1 | 0 | 1 | * | * | MICROCO_ | Shifts the display and cursor position to the right. | | 20 | Writ<br>1 | te da<br>0 | ta to 0 | CG R | RAM/[<br>0 | DD R<br>0 | AM<br>1 | 1 | 0 | 1 | ICROCOM_ | Writes M. | | 21 | | | | | : | | | | | | : | | | 22 | Ret<br>0 | urn h<br>0 | ome<br>0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | <u>Н</u> ІТАСНІ | Returns both display and cursor to the original position (address 0). | Table 18 4-Bit Operation, 24-Digit × 1-Line Display Example with Internal Reset | Step | Instruction | | | | | | | | | | | | |------|----------------|-------------------|------------------------------|---------------------|---------------------|---------------------|----------------|---------------------|----------------|--------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------| | No. | RS | R/V | V D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Display | Operation | | 1 | | | upply<br>nal re | | | | 12 is | initia | | Initialized. No display. | | | | 2 | | ction<br>R/V<br>0 | set<br>V D <sub>7</sub><br>0 | D <sub>6</sub><br>0 | D <sub>5</sub><br>1 | D <sub>4</sub><br>0 | D <sub>3</sub> | D <sub>2</sub><br>— | D <sub>1</sub> | D <sub>0</sub> | | Sets to 4-bit operation.<br>Clear bit 2. In this case,<br>operation is handled as 8 bits<br>by initialization. *1 | | 3 | Fun<br>0<br>0 | ction<br>0<br>0 | o set<br>0<br>0 | 0 | 1 | 0 | _ | _ | _ | _ | | Sets 4-bit operation and selects<br>1-line display. Clear BE, LP bits.<br>4-bit operation starts from<br>this step. | | 4 | Fun<br>0<br>0 | ction<br>0<br>0 | set<br>0<br>0 | 0 | 1 | 0 | _ | _ | _ | _ | | Sets 4-bit operation and selects 1 line display. Clear bit 2 (RE). | | 5 | Retu<br>0<br>0 | urn h<br>0<br>0 | ome<br>0<br>0 | 0 | 0 | 0 | _ | _ | _ | _ | | Returns both display and cursor to the original position (address 0). | | 6 | Disp<br>0<br>0 | olay o<br>0<br>0 | on/off<br>0<br>1 | cont<br>0<br>1 | rol<br>0<br>1 | 0 | _ | _ | _ | _ | _ | Turns on display and cursor. Entire display is in space mode because of initialization. | | 7 | Entr<br>0<br>0 | y mo<br>0<br>0 | ode se<br>0<br>0 | et<br>0<br>1 | 0 | 0 | _ | = | _ | _ | | Sets mode to increment the address by one and to shift the cursor to the right at the time of write to the DD/CG RAM. Display is not shifted. | | 8 | Writ<br>1<br>1 | e da<br>0<br>0 | ta to (<br>0<br>1 | CG R<br>1<br>0 | AM/E<br>0<br>0 | DD R.<br>0<br>0 | AM<br>— | _ | _ | _ | H_ | Writes H. DDRAM has already been selected by initialization. | | | | | | | | | | | | | | Based on 8-bit operation after this instruction. | Note: The control is the same as for 8-bit operation beyond step #8. <sup>1.</sup> When DB3 to DB0 pins are open in 4-bit mode, the RE, BE, LP bits are set to "1" at step #2. So, these bits are clear to "0" at step #3. Table 19 8-Bit Operation, 24-Digit × 2-Line Display Example with Internal Reset | Step | | | | | Inst | ructio | on | | | | | | |------|-----------|-------------------|-----------------|-----------------|-----------------|-------------------|-----------------|-----------------|-----------------|--------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------| | No. | RS | R/W | 7 D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Display | Operation | | 1 | | | upply<br>nal re | | | )667 <sup>-</sup> | 12 is | initial | | Initialized. No display. | | | | 2 | | ction<br>R/W<br>0 | | DB <sub>6</sub> | DB <sub>5</sub> | DB <sub>4</sub> | DB <sub>3</sub> | DB <sub>2</sub> | DB <sub>1</sub> | DB <sub>0</sub> | | Sets to 8-bit operation and selects 2-line display. Clear bit 2. | | 3 | Disp<br>0 | olay o<br>0 | on/off<br>0 | contr<br>0 | ol<br>0 | 0 | 1 | 1 | 1 | 0 | _ | Turns on display and cursor.<br>All display is in space mode<br>because of initialization. | | 4 | Entr<br>0 | y mo<br>0 | ode se<br>0 | et<br>O | 0 | 0 | 0 | 1 | 1 | 0 | | Sets mode to increment the address by one and to shift the cursor to the right at the time of write to the RAM. Display is not shifted. | | 5 | Writ<br>1 | e dat | ta to 0 | CG R. | AM/D<br>0 | D RA | AM<br>1 | 0 | 0 | 0 | H_ | Writes "H." DD RAM has already been selected by initialization at power-on. | | 6 | | | | | : | | | | | | : | | | 7 | Writ<br>1 | e da | ta to ( | CG R. | AM/D<br>0 | D RA | AM<br>1 | 0 | 0 | 1 | HITACHI_ | Writes I. | | 8 | Set<br>0 | DD F<br>0 | RAM a | addre<br>1 | ss<br>0 | 0 | 0 | 0 | 0 | 0 | HITACHI<br>_ | Sets DD RAM address so that the cursor is positioned at the head of the second line. | Table 19 8-Bit Operation, 24-Digit × 2-Line Display Example with Internal Reset (cont) | Step | | | | | Inst | tructi | on | | | | | | |------|-------------------------------|-------|---------|------------|------|--------|----|----|---------|-----------------|--------------------|---------------------------------------| | No. | | R/V | V D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Display | Operation | | 9 | Writ | te da | ta to ( | CG R | AM/I | DD R | AM | | HITACHI | Writes a space. | | | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | M_ | | | 10 | | | | | : | | | | | | • | | | | | | | | | | | | | | : | | | 11 | 1 Write data to CG RAM/DD RAM | | | | | | | | | | HITACHI | Writes O. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | MICROCO_ | | | 12 | Ent | rv ma | ode se | <b>2</b> † | | | | | | | | Sets mode to shift display at | | 12 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | HITACHI<br>MICROCO | the time of write. | | | | | | | | | | | | | WIGHCOO_ | | | 13 | | | ta to ( | | | | | | | | ITACHI Writes M. | Writes M. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | ICROCOM_ | | | 14 | | | | | | | | | | | | | | | | | | | : | | | | | | : | | | 15 | Ret | urn h | ome | | | | | | | | HITACHI | Returns both display and cursor | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | MICROCOM | to the original position (address 0). | Table 208-Bit Operation, 12-Digit $\times$ 4-Line Display Example with Internal Reset | Step | | | | | Inst | ructi | on | | | | | | |------|-----------|-------------|----------------|-----------|-------------|-------|-----------|--------|-------|----|---------|--------------------------------------------------------------------------------------------------| | No. | | RΛ | V D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Display | Operation | | 1 | | | | | the Hi | | 12 is | initia | lized | by | | Initialized. No display. | | | | | | | | | | | | | | | | 2 | Fun<br>0 | oction<br>0 | o set | 0 | 1 | 1 | 0 | 1 | * | * | | Sets 8-bit operation and enables write to the extension register. | | 3 | 4-lir | ne m | ode s | et | | | | | | | | Sets 4-line operation. | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | | | 4 | Ret<br>0 | urn f<br>0 | nome<br>0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | Return both display and cursor to the original position. | | 5 | | | set<br>rite to | exte | ensior<br>1 | regi: | ster<br>0 | 0 | * | * | | Inhibits write to extension register. Invalidates selection of 1-line/2-line by bit 3. | | | | | | | | | | | | | | | | 6 | Disp<br>0 | play<br>0 | on/off<br>0 | cont<br>0 | trol<br>0 | 0 | 1 | 1 | 1 | 0 | _ | Turns on display and cursor. Entire display is cleared because of initialization. | | | Ent | rv m | ode s | et | | | | | | | | Sets mode to increment the | | • | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | _ | address by one and to shift the cursor to the right when writing to RAM. Display is not shifted. | | 8 | Writ | te da | ta to | CG F | RAM/[ | DD R | AM | | | | H_ | Writes H. DDRAM has already | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | - | been selected by initialization. | | 9 | | | | | • | | | | | | | | Table 20 8-Bit Operation, 12-Digit × 4-Line Display Example with Internal Reset (cont) | Step | | | | | Inst | ructi | on | | | | | | |------|------|------|-------|-------|------|-------|----|----|----|----|---------|--------------------------------------| | No. | | R/V | V D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Display | Operation | | 10 | Writ | e da | ta to | CG R | AM/E | DD R | AM | | | | HITACHI | Writes I. | | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 11 | Set | DD F | RAM | addre | ess | | | | | | HITACHI | Sets DD RAM address to (20)H | | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | - | so that the cursor is positioned | | | | | | | | | | | | | | at the beginning of the second line. | | | | | | | | | | | | | | inic. | | 12 | Writ | e da | ta to | CG R | AM | | | | | | HITACHI | Writes 0. | | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0_ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## **Initializing by Instruction** If the power supply conditions for correctly operating the internal reset circuit are not met, initialization by instructions becomes necessary. - Initializing when a length of interface is 8-bit system. (See figure 31.) - Initializing when a length of interface is 4-bit system. (See figure 32.) Figure 31 Initializing Flow of 8-Bit Interface Figure 32 Initializing Flow of 4-Bit Interface #### **Horizontal Dot Scroll** Dot unit scrolls are performed by setting the horizontal dot scroll quantity resister (HDS) when the extension register is enabled (RE = "1"). And the shifted line can be selected with the scroll enable register (HDE). So, it can control dot unit shifts by each display line. To scroll smoothly, LCD-II/F12 supports 6 dotsfont width mode (FW = 1). The below figures are examples of scroll display. Figure 33 Example of Dot Scroll Display Note: When perfoming a dot scroll with an extended driver, the maximum number or characters per line decreases by quantity set by the dot scroll. For example, when the maximum 24-dot scroll quantity (4 characters) is used with 6-dot font width and 4-line display, the maximum numbers of character is 20 - 4 = 16. Notice that in low power mode (LP = 1), display shift and dot scroll cannot be performed. Figure 34 Method of Smooth Scroll Display #### Low Power Mode When the extension driver is not used (EXT = Low) with extension register enabled (RE = 1), the HD66712 enters low power mode by setting the low-power mode bit (LP) to 1. During low-power mode, as the internal operation clock is divided by 2 (2-line/4-line display mode) or by 4 (1-line display mode), the execution time of each instruction becomes two times or four times longer than normal. In addition, as the frame frequency decreases to 5/6, display quality might be affected. In addition, since the display is not shifted in low power mode, display shift must be cleared with the return home instruction before setting low power mode. The amount of horizontal scroll must also be cleared (HDS = 000000). Moreover, because the display enters a shift state after clearing low-power mode, the home return instruction must be used to clear display shift at that time. Figure 35 Usage of Low Power Mode # **Absolute Maximum Ratings\*** | Item | Symbol | Unit | Value | Notes | |--------------------------|------------------|------|-------------------------|-------| | Power supply voltage (1) | $V_{CC}$ | V | -0.3 to +7.0 | 1 | | Power supply voltage (2) | $V_{CC}-V_5$ | V | -0.3 to +15.0 | 1, 2 | | Input voltage | $V_{t}$ | V | $-0.3$ to $V_{CC}$ +0.3 | 1 | | Operating temperature | $T_{opr}$ | °C | -20 to +75 | 3 | | Storage temperature | T <sub>stg</sub> | °C | -55 to +125 | 4 | Note: \* If the LSI is used above these absolute maximum ratings, it may become permanently damaged. Using the LSI within the following electrical characteristic limits is strongly recommended for normal operation. If these electrical characteristic conditions are also exceeded, the LSI will malfunction and cause poor reliability. **DC Characteristics** ( $V_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, T_a = -20 \text{ to } +75^{\circ}C^{*3}$ ) | Item | Symbol | Min | Тур | Max | Unit | Test Condition | Notes* | |-------------------------------------------------------------------|-------------------|---------------------|------|--------------------|------|-----------------------------------------------------------------------------|-------------| | Input high voltage (1) (except OSC <sub>1</sub> ) | V <sub>IH1</sub> | 0.7V <sub>CC</sub> | _ | V <sub>CC</sub> | V | | 6 | | Input low voltage (1) | $V_{IL1}$ | -0.3 | _ | 0.2V <sub>CC</sub> | V | $V_{CC} = 2.7 \text{ to } 3.0 \text{ V}$ | 6 | | (except OSC <sub>1</sub> ) | | -0.3 | _ | 0.6 | V | $V_{CC} = 3.0 \text{ to } 4.5 \text{ V}$ | | | Input high voltage (2) (OSC <sub>1</sub> ) | $V_{IH2}$ | 0.7V <sub>CC</sub> | _ | $V_{CC}$ | V | | 15 | | Input low voltage (2) (OSC <sub>1</sub> ) | $V_{IL2}$ | _ | _ | 0.2V <sub>CC</sub> | V | | 15 | | Output high voltage (1) (D <sub>0</sub> -D <sub>7</sub> ) | V <sub>OH1</sub> | 0.75V <sub>CC</sub> | _ | _ | V | $-I_{OH} = 0.1 \text{ mA}$ | 7 | | Output low voltage (1) (D <sub>0</sub> -D <sub>7</sub> ) | $V_{OL1}$ | _ | _ | 0.2V <sub>CC</sub> | V | $I_{OL} = 0.1 \text{ mA}$ | 7 | | Output high voltage (2) (except D <sub>0</sub> –D <sub>7</sub> ) | $V_{OH2}$ | 0.8V <sub>CC</sub> | _ | _ | V | $-I_{OH} = 0.04 \text{ mA}$ | 8 | | Output low voltage (2) (except D <sub>0</sub> -D <sub>7</sub> ) | V <sub>OL2</sub> | _ | _ | 0.2V <sub>CC</sub> | V | I <sub>OL</sub> = 0.04 mA | 8 | | Driver ON resistance (COM) | R <sub>COM</sub> | _ | _ | 20 | kΩ | ±ld = 0.05 mA (COM)<br>V <sub>LCD</sub> = 4 V | 13 | | Driver ON resistance (SEG) | R <sub>SEG</sub> | _ | _ | 30 | kΩ | $\pm Id = 0.05 \text{ mA (SEG)}$<br>V <sub>LCD</sub> = 4 V | 13 | | I/O leakage current | I <sub>LI</sub> | <b>-1</b> | _ | 1 | μΑ | $V_{IN} = 0$ to $V_{CC}$ | 9 | | Pull-up MOS current (D <sub>0</sub> –D <sub>7</sub> , RESET* pin) | –lp | 10 | 50 | 120 | μΑ | $V_{CC} = 3 V$<br>Vin = 0 V | | | Power supply current | Icc | _ | 0.15 | 0.30 | mA | $R_f$ oscillation,<br>external clock<br>$V_{CC} = 3V$ , $f_{OSC} = 270$ kHz | 10, 14<br>z | | LCD voltage | V <sub>LCD1</sub> | 3.0 | _ | 13.0 | V | V <sub>CC</sub> -V <sub>5</sub> , 1/5 bias | 16 | | | $V_{LCD2}$ | 3.0 | _ | 13.0 | V | V <sub>CC</sub> -V <sub>5</sub> , 1/6.7 bias | 16 | Note: $\,\,^*\,$ Refer to Electrical Characteristics Notes following these tables. #### **Booster Characteristics** | Item | Symbol | Min | Тур | Max | Unit | Test Condition | Notes* | |--------------------------------|------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------|--------------| | Output voltage<br>(V5OUT2 pin) | V <sub>UP2</sub> | 7.5 | 8.7 | _ | V | $V_{ci} = 4.5 \text{ V}, I_0 = 0.25 \text{ mA},$<br>$C = 1 \mu\text{F}, f_{OSC} = 270 \text{ kHz}$<br>$T_a = 25 ^{\circ}\text{C}$ | | | Output voltage<br>(V5OUT3 pin) | V <sub>UP3</sub> | 7.0 | 7.7 | _ | V | $V_{ci} = 2.7 \text{ V}, I_0 = 0.25 \text{ mA},$<br>$C = 1 \mu\text{F}, f_{OSC} = 270 \text{ kHz}$<br>$T_a = 25 ^{\circ}\text{C}$ | | | Input voltage | V <sub>Ci</sub> | 2.0 | _ | 5.0 | V | Vci ≤ V <sub>CC</sub><br>Ta = 25°C | 18, 19<br>20 | Note: \* Refer to Electrical Characteristics Notes following these tables. AC Characteristics ( $V_{CC}$ = 2.7 V to 5.5 V, $T_a$ = -20 to +75°C\*3) Clock Characteristics (V $_{CC}$ = 2.7 V to 5.5 V, $T_a$ = –20 to +75 $^{\circ}C^{*3}$ ) | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | Notes* | |----------------------------|-----------------------------|------------------|-----|-----|-----|------|-------------------------------------------------------|--------| | External | External clock frequency | f <sub>cp</sub> | 125 | 270 | 410 | kHz | | 11 | | clock<br>operation | External clock duty | Duty | 45 | 50 | 55 | % | | | | operation | External clock rise time | t <sub>rcp</sub> | _ | _ | 0.2 | μs | _ | | | | External clock fall time | t <sub>rcp</sub> | _ | _ | 0.2 | μs | | | | R <sub>f</sub> oscillation | Clock oscillation frequency | f <sub>OSC</sub> | 190 | 270 | 350 | kHz | $R_f = 91 \text{ k}\Omega,$<br>$V_{CC} = 5 \text{ V}$ | 12 | Note: \* Refer to the Electrical Characteristics Notes section following these tables. # System Interface Timing Characteristics (1) ( $V_{CC} = 2.7 \text{ V}$ to 4.5 V, $T_a = -20 \text{ to } +75^{\circ}\text{C}^{*3}$ # **Bus Write Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|-----------------------------------|------|-----|-----|------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 1000 | _ | _ | ns | Figure 36 | | Enable pulse width (high level) | $PW_{EH}$ | 450 | _ | _ | _ | | | Enable rise/fall time | t <sub>Er</sub> , t <sub>Ef</sub> | _ | _ | 25 | _ | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 60 | _ | _ | _ | | | Address hold time | t <sub>AH</sub> | 20 | _ | _ | _ | | | Data set-up time | t <sub>DSW</sub> | 195 | _ | _ | _ | | | Data hold time | t <sub>H</sub> | 10 | _ | _ | _ | | ### **Bus Read Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|-----------------------------------|------|-----|-----|------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 1000 | _ | _ | ns | Figure 37 | | Enable pulse width (high level) | $PW_{EH}$ | 450 | _ | _ | | | | Enable rise/fall time | t <sub>Er</sub> , t <sub>Ef</sub> | _ | _ | 25 | | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 60 | _ | _ | _ | | | Address hold time | t <sub>AH</sub> | 20 | _ | _ | | | | Data delay time | t <sub>DDR</sub> | _ | _ | 360 | | | | Data hold time | t <sub>DHR</sub> | 5 | _ | _ | | | # **Serial Interface Operation** | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |-------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | t <sub>SCYC</sub> | 1 | _ | 20 | μs | Figure 38 | | t <sub>SCH</sub> | 400 | _ | _ | ns | | | t <sub>SCL</sub> | 400 | _ | _ | _ | | | t <sub>SCr</sub> , t <sub>SCf</sub> | _ | _ | 50 | | | | t <sub>CSU</sub> | 60 | _ | _ | | | | t <sub>CH</sub> | 20 | _ | _ | _ | | | t <sub>SISU</sub> | 200 | _ | _ | | | | t <sub>SIH</sub> | 200 | _ | _ | | | | t <sub>SOD</sub> | _ | _ | 360 | _ | | | t <sub>SOH</sub> | 0 | _ | _ | _ | | | | tscyc tsch tscL tscr, tscf tcsu tch tsisu tsih | t <sub>SCYC</sub> 1 t <sub>SCH</sub> 400 t <sub>SCL</sub> 400 t <sub>SCL</sub> 400 t <sub>SCr</sub> , t <sub>SCf</sub> — t <sub>CSU</sub> 60 t <sub>CH</sub> 20 t <sub>SISU</sub> 200 t <sub>SIH</sub> 200 | t <sub>SCYC</sub> 1 — t <sub>SCH</sub> 400 — t <sub>SCL</sub> 400 — t <sub>SCL</sub> 400 — t <sub>SCr</sub> , t <sub>SCf</sub> — — t <sub>CSU</sub> 60 — t <sub>CH</sub> 20 — t <sub>SISU</sub> 200 — t <sub>SIH</sub> 200 — | t <sub>SCYC</sub> 1 — 20 t <sub>SCH</sub> 400 — — t <sub>SCL</sub> 400 — — t <sub>SCI</sub> , t <sub>SCf</sub> — — 50 t <sub>CSU</sub> 60 — — t <sub>CH</sub> 20 — — t <sub>SISU</sub> 200 — — t <sub>SIH</sub> 200 — — t <sub>SOD</sub> — — 360 | t <sub>SCYC</sub> 1 — 20 μs t <sub>SCH</sub> 400 — — ns t <sub>SCL</sub> 400 — — t <sub>SCr</sub> , t <sub>SCf</sub> — 50 t <sub>CSU</sub> 60 — — t <sub>CH</sub> 20 — — t <sub>SISU</sub> 200 — — t <sub>SIH</sub> 200 — — t <sub>SOD</sub> — 360 | # System Interface Timing Characteristics (2) (V $_{CC}$ = 4.5 V to 5.5 V, $T_a$ = -20 to $+75^{\circ}C^{*3})$ # **Bus Write Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|-----------------------------------|-----|-----|-----|------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 500 | _ | _ | ns | Figure 36 | | Enable pulse width (high level) | PW <sub>EH</sub> | 230 | _ | _ | _ | | | Enable rise/fall time | t <sub>Er</sub> , t <sub>Ef</sub> | _ | _ | 20 | _ | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 40 | _ | _ | _ | | | Address hold time | t <sub>AH</sub> | 10 | _ | _ | _ | | | Data set-up time | t <sub>DSW</sub> | 80 | _ | _ | _ | | | Data hold time | t <sub>H</sub> | 10 | _ | _ | | | # **Bus Read Operation** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |------------------------------------|-----------------------------------|-----|-----|-----|------|-----------------------| | Enable cycle time | t <sub>cycE</sub> | 500 | _ | _ | ns | Figure 37 | | Enable pulse width (high level) | $PW_{EH}$ | 230 | _ | _ | _ | | | Enable rise/fall time | t <sub>Er</sub> , t <sub>Ef</sub> | _ | _ | 20 | _ | | | Address set-up time (RS, R/W to E) | t <sub>AS</sub> | 40 | _ | _ | _ | | | Address hold time | t <sub>AH</sub> | 10 | _ | _ | _ | | | Data delay time | t <sub>DDR</sub> | _ | _ | 160 | _ | | | Data hold time | t <sub>DHR</sub> | 5 | _ | _ | _ | | ### **Serial Interface Sequence** | Item | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |---------------------------------|-------------------------------------|-----|-----|-----|------|-----------------------| | Serial clock cycle time | t <sub>SCYC</sub> | 0.5 | _ | 20 | μs | Figure 38 | | Serial clock (high level width) | t <sub>SCH</sub> | 200 | _ | _ | ns | | | Serial clock (low level width) | t <sub>SCL</sub> | 200 | _ | _ | _ | | | Serial clock rise/fall time | t <sub>SCr</sub> , t <sub>SCf</sub> | _ | _ | 50 | _ | | | Chip select set-up time | t <sub>CSU</sub> | 60 | _ | _ | _ | | | Chip select hold time | t <sub>CH</sub> | 20 | _ | _ | _ | | | Serial input data set-up time | t <sub>SISU</sub> | 100 | _ | _ | _ | | | Serial input data hold time | t <sub>SIH</sub> | 100 | _ | _ | _ | | | Serial output data delay time | t <sub>SOD</sub> | _ | _ | 160 | _ | | | Serial output data hold time | t <sub>SOH</sub> | 0 | _ | _ | _ | | # Segment Extension Signal Timing ( $V_{CC}=2.7~V$ to 5.5 V, $T_a=-20$ to $+75^{\circ}C^{*3}$ ) | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Condition</b> | |----------------------|------------|------------------|-------|-----|------|------|-----------------------| | Clock pulse width | High level | t <sub>CWH</sub> | 800 | _ | _ | ns | Figure 39 | | | Low level | $t_{CWL}$ | 800 | _ | _ | _ | | | Clock set-up time | | t <sub>CSU</sub> | 500 | _ | _ | _ | | | Data set-up time | | t <sub>SU</sub> | 300 | _ | _ | _ | | | Data hold time | | t <sub>DH</sub> | 300 | _ | _ | | | | M delay time | | $t_{DM}$ | -1000 | _ | 1000 | _ | | | Clock rise/fall time | | t <sub>ct</sub> | _ | _ | 100 | | | # Reset Timing ( $V_{CC}$ = 2.7 V to 5.5 V, $T_a$ = -20 to +75°C\*3) | Item | Symbol | Min | Тур | Max | Unit | Test Condition | |-----------------------|------------------|-----|-----|-----|------|----------------| | Reset low-level width | t <sub>RES</sub> | 10 | _ | _ | ms | Figure 40 | # **Power Supply Conditions Using Internal Reset Circuit** | Item | Symbol | Min | Тур | Max | Unit | Test Condition | |------------------------|------------------|-----|-----|-----|------|----------------| | Power supply rise time | t <sub>rCC</sub> | 0.1 | _ | 10 | ms | Figure 41 | | Power supply off time | t <sub>OFF</sub> | 1 | _ | _ | | | #### **Electrical Characteristics Notes** - 1. All voltage values are referred to GND = 0 V. If the LSI is used above the absolute maximum ratings, it may become permanently damaged. Using the LSI within the following electrical characteristic is strongly recommended to ensure normal operation. If these electrical characteristic are also exceeded, the LSI may malfunction or exhibit poor reliability. - 2. $V_{CC} \ge V_1 \ge V_2 \ge V_3 \ge V_4 \ge V_5$ must be maintained. - 3. For die products, specified up to 75°C. - 4. For die products, specified by the die shipment specification. - 5. The following four circuits are I/O pin configurations except for liquid crystal display output. - 6. Applies to input pins and I/O pins, excluding the OSC<sub>1</sub> pin. - 7. Applies to I/O pins. - 8. Applies to output pins. - 9. Current flowing through pull-up MOSs, excluding output drive MOSs. - 10. Input/output current is excluded. When input is at an intermediate level with CMOS, the excessive current flows through the input circuit to the power supply. To avoid this from happening, the input level must be fixed high or low. #### 11. Applies only to external clock operation. 12. Applies only to the internal oscillator operation using oscillation resistor Rf. $R_f\colon\,75~k\Omega\pm2\%\,$ (when $V_{CC}$ = 3 V to 4 V) $R_f$ : 91 k $\Omega$ ± 2% (when $V_{CC}$ = 4 V to 5 V) Since the oscillation frequency varies depending on the OSC1 and OSC2 pin capacitance, the wiring length to these pins should be minimized. #### Referential data 13. $R_{COM}$ is the resistance between the power supply pins ( $V_{CC}$ , $V_1$ , $V_4$ , $V_5$ ) and each common signal pin ( $COM_0$ to $COM_{33}$ ). $R_{SEG}$ is the resistance between the power supply pins ( $V_{CC}$ , $V_2$ , $V_3$ , $V_5$ ) and each segment signal pin ( $SEG_1$ to $SEG_{60}$ ). 14. The following graphs show the relationship between operation frequency and current consumption. - 15. Applies to the OSC<sub>1</sub> pin. - 16. Each COM and SEG output voltage is within ±0.15 V of the LCD voltage (V<sub>CC</sub>, V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, V<sub>4</sub>, V<sub>5</sub>) when there is no load. - 17. The TEST pin must be fixed to ground, and the IM or EXT pin must also be connected to $V_{CC}$ or ground. - 18. Booster characteristics test circuits are shown below. #### 19. Reference data The following graphs show the liquid crystal voltage booster characteristics. $VUP2 = V_{CC} - V5OUT2$ $VUP3 = V_{CC} - V5OUT3$ ## (1) VUP2, VUP3 vs V<sub>ci</sub> Test condition: $V_{ci} = V_{CC}$ , $f_{cp} = 270$ kHz, $T_a = 25^{\circ}$ C, Rload = 25 k $\Omega$ #### Boosting three times 15 typ. 14 13 12 11 10 9 8 7 6 2.0 3.0 4.0 5.0 V<sub>ci</sub> (V) Test condition: $V_{ci} = V_{CC}$ , $f_{cp} = 270$ kHz, $Ta = 25^{\circ}C$ , Rload = 25 k $\Omega$ ## (2) VUP2, VUP3 vs I<sub>o</sub> Test condition: $V_{ci} = V_{CC} = 4.5 \text{ V},$ $R_f = 91 \text{ k}\Omega, T_a = 25^{\circ}\text{C}$ Test condition: $V_{ci} = V_{CC} = 2.7 \text{ V},$ $R_f = 75 \text{ k}\Omega, T_a = 25 ^{\circ}\text{C}$ #### (3) VUP2, VUP3 vs Ta Test condition: $V_{ci} = V_{CC} = 4.5 \text{ V},$ $R_f = 91 \text{ k}\Omega, I_o = 0.25 \text{ mA}$ #### Test condition: $V_{ci} = V_{CC} = 2.7 \text{ V},$ $R_f = 75 \text{ k}\Omega, I_o = 0.25 \text{ mA}$ # (4) VUP2, VUP3 vs capacitance Test condition: $V_{ci} = V_{CC} = 4.5 \text{ V},$ $R_f = 91 \text{ k}\Omega, I_o = 0.25 \text{ mA}$ Test condition: $V_{ci} = V_{CC} = 2.7 \text{ V},$ $R_f = 75 \text{ k}\Omega, \ I_o = 0.25 \text{ mA}$ 20. Must maintain ("High") $V_{CC} \ge V_{ci}$ ("Low"). # **Load Circuits** # **AC Characteristics Test Load Circuits** Data bus: DB0-DB7, SOD Segment extension signals: CL1, CL2, D, M # **Timing Characteristics** Figure 36 Bus Write Operation Figure 37 Bus Read Operation Figure 38 Serial Interface Timing Figure 39 Interface Timing with Extension Driver Figure 40 Reset Timing Figure 41 Power Supply Sequence