# IS61ZB6432 ## 64K x 32 SYNCHRONOUS STATIC RAM ZERO TURNAROUND BUS AND PIPELINE ADVANCE INFORMATION OCTOBER 1997 #### **FEATURES** - Fast access time: - 5 ns-100 MHz; 6 ns-83 MHz; - 7 ns-75 MHz; 8 ns-66 MHz - No wait cycles between Read and Write - Internal self-timed write cycle - Individual Byte Write Control - Clock controlled, registered address, data and control - Pentium<sup>™</sup> or linear burst sequence control using MODE input - Three chip enables for simple depth expansion and address pipelining - · Common data inputs and data outputs - JEDEC 100-pin TQFP and PQFP package - Single +3.3V power supply - Optional data strobe pin (#80) for latching data (See page 12 for detailed timing) #### **DESCRIPTION** The IS61ZB6432 is a high-speed, low-power synchronous static RAM designed to provide a burstable, high-performance, zero turnaround bus, secondary cache for the Pentium, 680X0, and Power PC microprocessors. It is organized as 65,536 words by 32 bits, fabricated with ISSI's advanced CMOS technology. Incorporating a zero turnaround bus, wait cycles are eliminated when the bus switches from read to write, or write to read. This device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered clock input. Operations may be suspended and all synchronous inputs ignored when Clock Enable, $\overline{\text{CEN}}$ is HIGH. In this state the internal device will hold their previous values. When the ADV/LD is HIGH the internal burst counter is incremented. New external addresses can be loaded when ADV/LD is LOW. Write cycles are internally self-timed and are initiated by the rising edge of the clock inputs and when RD/WE is LOW. Separate byte enables allow individual bytes to be written. BW1 controls I/O1-I/O8; BW2 controls I/O9-I/O16; BW3 controls I/O17-I/O24; BW4 controls I/O25-I/O32. All Bytes are written when BW1, BW2, BW3, and BW4 are LOW. MODE pin upon power up is in interleave burst mode. It can be connected to GNDQ or VCCQ to alter power up state. This document contains ADVANCE INFORMATION data. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 1997, Integrated Silicon Solution, Inc. ### **BLOCK DIAGRAM** # PIN CONFIGURATION 100-Pin TQFP and PQFP (Top View) ### **PIN DESCRIPTIONS** | A0-A15 | Address Inputs | |-------------------|-------------------------------| | CLK | Clock | | CEN | Clock Enable | | ADV/CD | Advance Load | | BW1-BW4 | Synchronous Byte Write Enable | | R/W | Read/Write | | CE1, CE2, CE3 | Synchronous Chip Enable | | ŌĒ | Output Enable | | DS <sup>(1)</sup> | Data Strobe | | I/O1-I/O32 | Data Input/Output | |------------|-----------------------------------------| | MODE | Burst Sequence Mode | | Vcc | +3.3V Power Supply | | GND | Ground | | Vccq | Isolated Output Buffer Supply:<br>+3.3V | | GNDQ | Isolated Output Buffer Ground | | NC | No Connect | ### Note: 1. Optional, NC or DS. #### TRUTH TABLE(1) | Operation | Address<br>Used | R/W | CEx | ADV/LD | CEN | <del>BWx</del> | CLK | |----------------------------------------------------|-----------------|-----|-----|--------|-----|----------------|-----| | Begin New Write Cycle | External | L | L | L | L | Valid | L-H | | Begin New Read Cycle | External | Н | L | L | L | Х | L-H | | Advance Burst Counter <sup>(2)</sup> (Burst Write) | Internal | Х | Х | Н | L | Valid | L-H | | Advance Burst Counter<br>(Burst Read) | Internal | Х | Х | Н | L | Х | L-H | | Deselect (2 Cycle)(3) | Х | Х | Н | L | L | Х | L-H | | Hold/NOOP <sup>(4)</sup> | Х | Χ | Χ | Х | Н | Χ | L-H | #### Notes: - 1. "X" Means don't care. - 2. When ADV/LD signal is sampled HIGH, the internal burst counter is incremented. The R/W signal is ignored when the counter is advanced. Therefore, the nature of the burst cycle (Read or Write) is determined by the status of the R/W signal when the first address is loaded at the beginning of the burst cycle. - 3. Deselect cycle is initiated when $\overline{\text{CEx}}$ is sampled HIGH and ADV/ $\overline{\text{LD}}$ sampled LOW at rising edge of clock. The data bus will tristate two cycles after deselect is initiated. - 4. When $\overline{\text{CEN}}$ is sampled high at the rising edge of clock, that clock edge is blocked from propagating through the part. The state of all the internal registers remains unchanged. ### PARTIAL TRUTH TABLE (Non-burst) | | | • | , | | | | | |-----------------|-----|-----------------|-----|-----|-----|-----|--------| | Function | R/₩ | BW <sub>1</sub> | BW2 | BW3 | BW4 | CEx | ADV/LD | | Read | Н | Х | Х | Х | Х | L | L | | Write Byte 1 | L | L | Н | Н | Н | L | L | | Write Byte 2 | L | Н | L | Н | Н | L | L | | Write Byte 3 | L | Н | Н | L | Н | L | L | | Write Byte 4 | L | Н | Н | Н | L | L | L | | Write All Bytes | L | L | L | L | L | L | L | ### **FUNCTIONAL TIMING DIAGRAM** $\frac{\text{TYPICAL OPERATION}}{\text{CE1}, \overline{\text{CE3}}} \text{ and } \overline{\text{CEN}} \text{ are LOW, CE2 is HIGH, Non-Burst Operation}$ | Cycle | Address | R/₩ | ADV/ <u>LD</u> | CEx | CEN | BWx | ŌĒ | I/O | Comments | |-------|-------------|-----|----------------|-----|-----|-----|----|-----|----------| | n | A0 | Н | L | L | L | Х | ? | D-2 | ? | | n+1 | A1 | L | L | L | L | L | ? | D-1 | ? | | n+2 | <b>A</b> 2 | Н | L | L | L | Х | L | D0 | Data Out | | n+3 | A3 | L | L | L | L | L | Χ | D1 | Data In | | n+4 | A4 | Н | L | L | L | Χ | L | D2 | Data Out | | n+5 | <b>A</b> 5 | L | L | L | L | L | Χ | D3 | Data In | | n+6 | <b>A</b> 6 | Н | L | L | L | Х | L | D4 | Data Out | | n+7 | <b>A</b> 7 | L | L | L | L | L | Χ | D5 | Data In | | n+8 | <b>A</b> 8 | Н | L | L | L | Х | L | D6 | Data Out | | n+9 | <b>A</b> 9 | L | L | L | L | L | Χ | D7 | Data In | | n+10 | A10 | Н | L | L | L | Χ | L | D8 | Data Out | | n+11 | A11 | Н | L | L | L | Х | Х | D9 | Data In | | n+12 | A12 | L | L | L | L | L | L | D10 | Data Out | | n+13 | A13 | L | L | L | L | L | L | D11 | Data Out | | n+14 | A14 | Н | L | L | L | Х | Х | D12 | Data In | | n+15 | A15 | Н | L | L | L | Χ | Χ | D13 | Data In | | n+16 | A16 | Н | L | L | L | Χ | L | D14 | Data Out | | n+17 | <b>A</b> 17 | L | L | L | L | L | L | D15 | Data Out | | n+18 | A18 | L | L | L | L | L | L | D16 | Data Out | | n+19 | A19 | L | L | L | L | L | Х | D17 | Data In | | n+20 | A20 | Н | L | L | L | Χ | Χ | D18 | Data In | | n+21 | A21 | Н | L | L | L | Χ | Χ | D19 | Data In | 1. H = High; L = Low; X = Don't Care; ? = Don't Know; Z = High Impedance ### **READ OPERATION** | Cycle | Address | R/W | ADV/LD | CEx | CEN | BWx | ŌĒ | I/O | Comments | |-------|---------|-----|--------|-----|-----|-----|----|-----|---------------------------------| | n | A0 | Н | L | L | L | Х | Χ | Χ | Address and Control meet setup | | n+1 | Χ | Χ | Χ | L | L | Χ | Χ | Χ | Clock Setup Valid | | n+2 | Х | Х | Х | Х | X | Х | L | D0 | Contents of Address A0 Read Out | ### **BURST READ OPERATION** | Cycle | Address | R/W | ADV/LD | CEx | CEN | BWx | ŌĒ | I/O | Comments | |-------|------------|-----|--------|-----|-----|-----|----|------|------------------------------------| | n | <b>A</b> 0 | Н | L | L | L | Х | Χ | Х | Address and Control meet setup | | n+1 | Χ | Χ | Н | Χ | L | Χ | Χ | Χ | Clock Setup Valid, Advance Counter | | n+2 | Χ | Х | Н | Χ | L | Χ | L | D0 | Address A0 Read Out, Inc. Count | | n+3 | Χ | Х | Н | Χ | L | Х | L | D0+1 | Address A0+1 Read Out, Inc. Count | | n+4 | Χ | Χ | Н | Χ | L | Χ | L | D0+2 | Address A0+2 Read Out, Inc. Count | | n+5 | A1 | Н | L | L | L | Х | L | D0+3 | Address A0+3 Read Out, Load A1 | | n+6 | Χ | Χ | Н | Χ | L | Х | L | D0 | Address A0 Read Out, Inc. Count | | n+7 | Χ | Х | Н | Χ | L | Χ | L | D1 | Address A1 Read Out, Inc. Count | | n+8 | <b>A</b> 2 | Н | L | L | L | Χ | Ĺ | D1+1 | Address A1+1 Read Out, Load A2 | ### WRITE OPERATION | Cycle | Address | R/W | ADV/LD | CEx | CEN | BWx | ŌĒ | I/O | Comments | |-------|------------|-----|--------|-----|-----|-----|----|-----|--------------------------------| | n | <b>A</b> 0 | L | L | L | L | L | Χ | Х | Address and Control meet setup | | n+1 | Х | Х | Х | L | L | Х | Χ | Χ | Clock Setup Valid | | n+2 | Х | X | X | X | L | Х | Х | D0 | Write D0 to Address A0 | ### **BURST WRITE OPERATION** | Cycle | Address | R/W | ADV/LD | CEx | CEN | BWx | ŌĒ | I/O | Comments | |-------|------------|-----|--------|-----|-----|-----|----|------|--------------------------------| | n | A0 | L | L | L | L | L | Х | Х | Address and Control meet setup | | n+1 | Χ | Х | Н | Χ | L | L | Χ | Х | Clock Setup Valid, Inc. Count | | n+2 | Χ | Х | Н | Χ | L | L | Χ | D0 | Address A0 Write, Inc. Count | | n+3 | Χ | Н | Н | L | L | Х | Χ | D0+1 | Address A0+1 Write, Inc. Count | | n+4 | Χ | Х | Н | Χ | L | L | Χ | D0+2 | Address A0+2 Write, Inc. Count | | n+5 | A1 | L | L | L | L | L | Χ | D0+3 | Address A0+3 Write, Load A1 | | n+6 | Χ | Χ | Н | Χ | L | L | Χ | D0 | Address A0 Write, Inc. Count | | n+7 | Х | Х | Н | Х | L | L | Х | D1 | Address A1 Write, Inc. Count | | n+8 | <b>A</b> 2 | L | L | L | L | L | Χ | D1+1 | Address A1+1 Write, Load A2 | #### Note: 1. H = High; L = Low; X = Don't Care; ? = Don't Know; Z = High Impedance ### **READ OPERATION WITH CLOCK ENABLE USED** | Cycle | Address | R/W | ADV/LD | CEx | CEN | BWx | ŌĒ | I/O | Comments | |-------|------------|-----|--------|-----|-----|-----|----|-----|--------------------------------------| | n | <b>A</b> 0 | Н | L | L | L | Х | Χ | Χ | Address and Control meet setup | | n+1 | Χ | Χ | Χ | Χ | Н | Χ | Χ | Χ | Clock n+1 Ignored | | n+2 | A1 | Н | L | L | L | Χ | Χ | Χ | Clock Valid | | n+3 | Χ | Χ | Χ | Χ | Н | Χ | L | D0 | Clock Ignored. Data D0 is on the bus | | n+4 | Χ | Х | Χ | Χ | Н | Χ | L | D0 | Clock Ignored. Data D0 is on the bus | | n+5 | <b>A</b> 2 | Н | L | L | L | Х | L | D0 | Address A0 Read Out (bus trans.) | | n+6 | A3 | ? | L | L | L | Х | L | D1 | Address A1 Read Out (bus trans.) | | n+7 | A4 | ? | L | L | L | Χ | L | D2 | Address A2 Read Out (bus trans.) | ### WRITE OPERATION WITH CLOCK ENABLE USED | Cycle | Address | R/W | ADV/LD | CEx | CEN | BWx | ŌĒ | I/O | Comments | |-------|------------|-----|--------|-----|-----|-----|----|-----|--------------------------------| | n | <b>A</b> 0 | L | L | L | L | L | Χ | Χ | Address and Control meet setup | | n+1 | Χ | Х | Χ | Χ | Н | Χ | Χ | Χ | Clock n+1 Ignored | | n+2 | A1 | L | L | L | L | L | Χ | Χ | Clock Valid | | n+3 | Χ | Х | Х | Х | Н | Х | L | di | Clock Ignored. | | n+4 | Χ | Х | Х | Χ | Н | Х | L | di | Clock Ignored. | | n+5 | A2 | L | L | L | L | L | L | D0 | Write data D0 (bus trans.) | | n+6 | A3 | ? | L | L | L | L | L | D1 | Write data D1 (bus trans.) | | n+7 | A4 | ? | L | L | L | L | L | D2 | Write data D2 (bus trans.) | #### Note: 1. H = High; L = Low; X = Don't Care; ? = Don't Know; Z = High Impedance; di could be D0 if desired. ### INTERLEAVED BURST ADDRESS TABLE (MODE = Vccq or No Connect) | External Address<br>A1 A0 | 1st Burst Address<br>A1 A0 | 2nd Burst Address<br>A1 A0 | 3rd Burst Address<br>A1 A0 | |---------------------------|----------------------------|----------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ### LINEAR BURST ADDRESS TABLE (MODE = GNDQ) #### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-----------|--------------------------------------|--------------------|------| | TBIAS | Temperature Under Bias | −10 to +85 | °C | | Тѕтс | Storage Temperature | -55 to +150 | °C | | PD | Power Dissipation | 1.8 | W | | Іоит | Output Current (per I/O) | 100 | mA | | VIN, VOUT | Voltage Relative to GND for I/O Pins | -0.5 to Vccq + 0.3 | V | | VIN | Voltage Relative to GND for | -0.5 to 5.5 | V | | | for Address and Control Inputs | | | #### Notes: - Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. This device contains circuity to protect the inputs against damage due to high static voltages or electric fields; however, precautions may be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. - 3. This device contains circuitry that will ensure the output devices are in High-Z at power up. ### **OPERATING RANGE** | Range | Ambient Temperature | Vcc | |------------|---------------------|-----------| | Commercial | 0°C to +70°C | 3.3V ±10% | ### DC ELECTRICAL CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | Symbol | Parameter | Test Conditions | | Min. | Max. | Unit | |-------------|------------------------|-------------------------------------------------------|------|----------------|------------|------| | <b>V</b> OH | Output HIGH Voltage | Iон = -5.0 mA | | 2.4 | _ | V | | <b>V</b> OL | Output LOW Voltage | loL = 5.0 mA | | | 0.4 | V | | VIH | Input HIGH Voltage | | | 2.0 | Vccq + 0.3 | V | | VIL | Input LOW Voltage | | | -0.3 | 8.0 | ٧ | | ILI | Input Leakage Current | $GND \leq V_{IN} \leq V_{CCQ^{(2)}}$ | Com. | <b>–</b> 5 | 5 | μΑ | | ILO | Output Leakage Current | $GND \le V_{OUT} \le V_{CCQ}, \overline{OE} = V_{IH}$ | Com. | <del>-</del> 5 | 5 | μΑ | ### POWER SUPPLY CHARACTERISTICS (Over Operating Range) | Symbol | Parameter | Test Conditions | Min | -5<br>Typ. | Max. | Min. | -6<br>Typ. | Max. | Min. | -7<br>Typ. | Max. | Min. | -8<br>Typ. | Max. | Unit | |--------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|------|------------|------|------|------------|------|------|------------|------|------| | lcc | AC Operating<br>Supply Current | Device Selected, Co<br>All Inputs = $V_{IL}$ or $V_{IH}$<br>$\overline{OE}$ = $V_{IH}$ , Cycle Time $\geq$ tkc r | | _ | 230 | _ | _ | 220 | _ | _ | 210 | _ | _ | 200 | mA | | Isb | Standby Current | Device Deselected, Co<br>Vcc = Max.,<br>All Inputs = $V_{IH}$ or $V_{IL}$<br>$CLK$ Cycle Time $\geq$ tkc min.,<br>$\overline{CEN} = V_{IH}$ | | | 60 | | | 60 | _ | | 60 | _ | | 60 | mA | #### Notes: <sup>1.</sup> MODE pin has an internal pull up. This pin may be a No Connect, tied to GND, or tied to Vccq. <sup>2.</sup> MODE pin should be tied to Vcc or GND. It exhibits ±30 μA maximum leakage current when tied to ≤ GND + 0.2V or ≥ Vcc − 0.2V. ### CAPACITANCE(1,2) | Symbol | Parameter | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | Cin | Input Capacitance | VIN = 0V | 6 | pF | | Соит | Input/Output Capacitance | Vout = 0V | 8 | pF | #### Notes: - 1. Tested initially and after any design or process changes that may affect these parameters. - 2. Test conditions: TA = 25°C, f = 1 MHz, Vcc = 3.3V. ### **AC TEST CONDITIONS** | Parameter | Unit | |---------------------------|--------------| | Input Pulse Level | 0V to 3.0V | | Input Rise and Fall Times | 1.5 ns | | Input and Output Timing | 1.5V | | and Reference Level | | | Output Load | See Figure 1 | ### **AC TEST LOADS** Figure 1 ### READ/WRITE CYCLE SWITCHING CHARACTERISTICS (Over Operating Range) | | | -: | 5 | -6 | 6 | - | 7 | -8 | | | |------------------------------|----------------------------------|------|------|------|------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | fmax | Clock Frequency | | 100 | _ | 83 | _ | 75 | _ | 66 | MHz | | <b>t</b> KC | Cycle Time | 10 | _ | 12 | _ | 13 | _ | 15 | _ | ns | | tкн | Clock High Time | 4 | _ | 4 | _ | 6 | _ | 6 | _ | ns | | <b>t</b> KL | Clock Low Time | 4 | _ | 4 | _ | 6 | _ | 6 | _ | ns | | <b>t</b> KQ | Clock Access Time | _ | 5 | _ | 6 | _ | 7 | _ | 8 | ns | | tkqx <sup>(2)</sup> | Clock High to Output Invalid | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | tkqLZ <sup>(2)</sup> | Clock High to Output Low-Z | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | tkqhz <sup>(2)</sup> | Clock High to Output High-Z | 1.5 | 3.5 | 2 | 3.5 | 2 | 3.5 | 2 | 3.5 | ns | | <b>t</b> oeq | Output Enable to Output Valid | _ | 5 | _ | 6 | _ | 6 | _ | 6 | ns | | toeqx <sup>(2)</sup> | Output Disable to Output Invalid | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | toelz(2) | Output Enable to Output Low-Z | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | <b>t</b> OEHZ <sup>(2)</sup> | Output Disable to Output High-Z | _ | 3.5 | _ | 3.5 | _ | 3.5 | _ | 3.5 | ns | | tas | Address Setup Time | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | tws | Read/Write Setup Time | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | tces | Chip Enable Setup Time | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | <b>t</b> se | Clock Enable Setup Time | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | tavs | Address Advance Setup Time | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | tah | Address Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | <b>t</b> HE | Clock EnableHold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | twн | Write Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | | ns | | <b>t</b> CEH | Chip Enable Hold Time | 0.5 | | 0.5 | | 0.5 | _ | 0.5 | _ | ns | | tals | Advance/Load (ADV/LD) Setup Time | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | <b>t</b> ALH | Advance/Load (ADV/LD) Hold Time | 0.5 | | 0.5 | | 0.5 | _ | 0.5 | | ns | | tds | Data Setup Time | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | ns | | tdh | Data Hold Time | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | | ns | | tzq | I/O From Tri-State to Valid | 1.5 | 2.5 | 1.5 | 2.5 | 1.5 | 2.5 | 1.5 | 2.5 | ns | ### Notes: <sup>1.</sup> Configuration signal MODE is static and must not change during normal operation. <sup>2.</sup> Guaranteed but not 100% tested. This parameter is periodically sampled. ### **READ/WRITE CYCLE TIMING** ### ORDERING INFORMATION Commercial Range: 0°C to +70°C | Speed (ns) | Order Part Number | Package | |------------|----------------------------------|--------------| | 5 | IS61ZB6432-5TQ<br>IS61ZB6432-5PQ | TQFP<br>PQFP | | 6 | IS61ZB6432-6TQ<br>IS61ZB6432-6PQ | TQFP<br>PQFP | | 7 | IS61ZB6432-7TQ<br>IS61ZB6432-7PQ | TQFP<br>PQFP | | 8 | IS61ZB6432-8TQ<br>IS61ZB6432-8PQ | TQFP<br>PQFP | #### NOTICE Integrated Silicon Solution, Inc., reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. Integrated Silicon Solution, Inc. assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein reflect representative operating parameters, and may vary depending upon a user's specific application. While the information in this publication has been carefully checked. Integrated Silicon Solution, Inc. shall not be liable for any damages arising as a result of any error or omission. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurances, to its satisfaction, that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; and (c) potential liability of Integrated Silicon Solution, Inc. is adequately protected under the circumstances. Copyright 1997 Integrated Silicon Solution, Inc. Reproduction in whole or in part, without the prior written consent of Integrated Silicon Solution, Inc., is prohibited. ## Integrated Silicon Solution, Inc. 2231 Lawson Lane Santa Clara, CA 95054 Tel: 1-800-379-4774 Fax: (408) 588-0806 e-mail: sales@issiusa.com http://www.issiusa.com