June 1999 Revised June 1999 # 74LVT162240 • 74LVTH162240 Low Voltage 16-Bit Inverting Buffer/Line Driver with 3-STATE Outputs and $25\Omega$ Series Resistors in the Outputs #### **General Description** The LVT162240 and LVTH162240 contain sixteen inverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble controlled. Individual 3-STATE control inputs can be shorted together for 8-bit or 16-bit operation. The LVT162240 and LVTH162240 are designed with equivalent 25 $\Omega$ series resistance in both the HIGH and LOW states of the output. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters. The LVTH162240 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs. These inverting buffers and line drivers are designed for low-voltage (3.3V) $V_{CC}$ applications, but with the capability to provide a TTL interface to a 5V environment. The LVT162240 and LVTH162240 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation. #### **Features** - Input and output interface capability to systems at 5V V<sub>CC</sub> - Outputs include equivalent series resistance of 25Ω to make external termination resistors unnecessary and reduce overshoot and undershoot - Bushold data inputs eliminate the need for external pullup resistors to hold unused inputs (74LVTH162240), also available without bushold feature (74LVT162240). - Live insertion/extraction permitted - Power Up/Down high impedance provides glitch-free bus loading - Functionally compatible with the 74 series 162240 - Latch-up performance exceeds 500 mA #### **Ordering Code:** | Order Number | Package Number | Package Description | |-----------------|----------------|-----------------------------------------------------------------------------| | 74LVT162240MEA | MS48A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | 74LVT162240MTD | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | | 74LVTH162240MEA | MS48A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | 74LVTH162240MTD | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### Logic Symbol #### **Pin Descriptions** | Pin Names | Description | |---------------------------------|-----------------------------------| | ŌĒ <sub>n</sub> | Output Enable Inputs (Active LOW) | | I <sub>0</sub> -I <sub>15</sub> | Inputs | | | 3-STATE Outputs | © 1999 Fairchild Semiconductor Corporation DS012490 # **Connection Diagram** #### **Truth Table** | In | puts | Outputs | | | |-----------------|----------------------------------|----------------------------------|--|--| | ŌE₁ | I <sub>0</sub> –I <sub>3</sub> | $\overline{O}_0-\overline{O}_3$ | | | | L | L | Н | | | | L | H L | | | | | н | X | z | | | | In | Inputs | | | | | OE <sub>2</sub> | I <sub>4</sub> –I <sub>7</sub> | $\overline{O}_4-\overline{O}_7$ | | | | L | L | Н | | | | L | Н | L | | | | Н | X | z | | | | In | Inputs | | | | | ŌE₃ | I <sub>8</sub> -I <sub>11</sub> | Ō <sub>8</sub> −Ō <sub>11</sub> | | | | L | L | Н | | | | L | Н | L | | | | н | X | z | | | | In | puts | Outputs | | | | ŌE₄ | I <sub>12</sub> -I <sub>15</sub> | 0 <sub>12</sub> -0 <sub>15</sub> | | | | L | L | Н | | | | | | 1 1 | | | | L | Н | ∟ | | | | L<br>H | н<br>Х | z | | | H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance # **Functional Description** The LVT162240 and LVTH162240 contain sixteen inverting buffers with 3-STATE standard outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independent of the other. The control pins may be shorted together to obtain full 16-bit operation. The 3- STATE outputs are controlled by an Output Enable $(\overline{OE}_n)$ input for each nibble. When $\overline{OE}_n$ is LOW, the outputs are in 2-state mode. When $\overline{OE}_n$ is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs. #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. | Symbol | Parameter | Value | Conditions | Units | |------------------|----------------------------------|--------------|-------------------------------------------------------|------------| | V <sub>CC</sub> | Supply Voltage | -0.5 to +4.6 | | V | | V <sub>I</sub> | DC Input Voltage | -0.5 to +7.0 | | T v | | Vo | Output Voltage | -0.5 to +7.0 | Output in 3-STATE | J v | | | | -0.5 to +7.0 | Output in HIGH or LOW State (Note 2) | 7 ' | | I <sub>IK</sub> | DC Input Diode Current | -50 | V <sub>I</sub> < GND | mA | | lok | DC Output Diode Current | -50 | V <sub>O</sub> < GND | mA | | lo | DC Output Current | 64 | V <sub>O</sub> > V <sub>CC</sub> Output at HIGH State | m <b>A</b> | | | | 128 | V <sub>O</sub> > V <sub>CC</sub> Output at LOW State | 7 '''^ | | Icc | DC Supply Current per Supply Pin | ±64 | | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±128 | | mA | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | | °C | # **Recommended Operating Conditions** | Symbol | Parameter | Min | Max | Units | |-----------------|----------------------------------------------------------------------|-----|-----|------------| | V <sub>CC</sub> | Supply Voltage | 2.7 | 3.6 | V | | VI | Input Voltage | 0 | 5.5 | V | | Гон | HIGH-Level Output Current | | -12 | m <b>A</b> | | I <sub>OL</sub> | LOW-Level Output Current | | 12 | mA | | T <sub>A</sub> | Free Air Operating Temperature | -40 | +85 | °C | | Δt/ΔV | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | 0 | 10 | ns/V | Note 1: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum rated conditions is not implied. Note 2: IO Absolute Maximum Rating must be observed. #### **DC Electrical Characteristics** | | Parameter | | | T <sub>A</sub> = -40°C to +85°C | | | | | | |----------------------|--------------------------------|--------------|------------------------|---------------------------------|-----------------|------|-------|-----------------------------------------|--| | Symbol | | | V <sub>CC</sub><br>(V) | Min | Typ<br>(Note 3) | Max | Units | Conditions | | | V <sub>IK</sub> | Input Clamp Diode Voltage | | 2.7 | | | -1.2 | ٧ | I <sub>I</sub> = -18 mA | | | V <sub>IH</sub> | Input HIGH Voltage | | 2.7–3.6 | 2.0 | | | ٧ | V <sub>O</sub> ≤ 0.1V or | | | V <sub>IL</sub> | Input LOW Voltage | | 2.7–3.6 | | | 0.8 | V | V <sub>O</sub> ≥ V <sub>CC</sub> - 0.1V | | | V <sub>OH</sub> | Output HIGH Voltage | | 2.7–3.6 | V <sub>CC</sub> -0.2 | | | v | I <sub>OH</sub> = -100 μA | | | | | | 3.0 | 2.0 | | | Ť | I <sub>OH</sub> = -12 mA | | | V <sub>OL</sub> | Output LOW Voltage | | 2.7 | | | 0.2 | V | I <sub>OL</sub> = 100 μA | | | | | | 3.0 | | | 0.8 | 1 ° | I <sub>OL</sub> = 12 mA | | | I <sub>I(HOLD)</sub> | Bushold Input Minimu | m Drive | 3.0 | 75 | | | μА | V <sub>I</sub> = 0.8V | | | (Note 4) | | | | -75 | | | μА | V <sub>I</sub> = 2.0V | | | I <sub>I(OD)</sub> | Bushold Input Over-D | | 3.0 | 500 | | | μА | (Note 5) | | | (Note 4) | Current to Change State | | | -500 | | | [ [ | (Note 6) | | | I <sub>I</sub> | Input Current | | 3.6 | | | 10 | | V <sub>I</sub> = 5.5V | | | | | Control Pins | 3.6 | | | ±1 | μА | V <sub>I</sub> = 0V or V <sub>CC</sub> | | | | | Data Pins | 3.6 | | | -5 | μΑ | $V_I = 0V$ | | | | | | | | | 1 | Ī | $V_I = V_{CC}$ | | | loff | Power Off Leakage C | urrent | 0 | | | ±100 | μΑ | $0V \le V_I \text{ or } V_O \le 5.5V$ | | | I <sub>PU/PD</sub> | Power Up/Down | | 0-1.5V | | | ±100 | μА | V <sub>O</sub> = 0.5V to 3.0V | | | | 3-STATE Current | | 0-1.5 | | | 1100 | μΑ | V <sub>I</sub> = GND or V <sub>CC</sub> | | | lozL | 3-STATE Output Leak | age Current | 3.6 | | | -5 | μΑ | V <sub>O</sub> = 0.5V | | | lozh | 3-STATE Output Leakage Current | | 3.6 | | | 5 | μА | V <sub>O</sub> = 3.0V | | | I <sub>OZH</sub> + | 3-STATE Output Leak | age Current | 3.6 | | | 10 | μΑ | V <sub>CC</sub> < V <sub>O</sub> ≤ 5.5V | | | Гссн | Power Supply Current | | 3.6 | | | 0.19 | mA | Outputs HIGH | | | Iccl | Power Supply Current | t | 3.6 | | | 5 | mA | Outputs LOW | | | I <sub>CCZ</sub> | Power Supply Current | t | 3.6 | | | 0.19 | mA | Outputs Disabled | | ### DC Electrical Characteristics (Continued) | | Parameter | v <sub>cc</sub> | T <sub>A</sub> = -40°C to +85°C | | | | | | |-------------------|-------------------------------------------|-----------------|---------------------------------|-----------------|------|-------|-------------------------------------------------------------------------------|--| | Symbol | | (V) | Min | Typ<br>(Note 3) | Max | Units | Conditions | | | I <sub>ccz+</sub> | Power Supply Current | 3.6 | | | 0.19 | | $V_{CC} \le V_O \le 5.5V$ , Outputs Disabled | | | Δl <sub>CC</sub> | Increase in Power Supply Current (Note 7) | 3.6 | | | 0.2 | mΔ | One Input at V <sub>CC</sub> – 0.6V<br>Other Inputs at V <sub>CC</sub> or GND | | Note 3: All typical values are at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C. Note 4: Applies to bushold versions only (74LVTH162240). Note 5: An external driver must source at least the specified current to switch from LOW-to-HIGH. Note 6: An external driver must sink at least the specified current to switch from HIGH-to-LOW. Note 7: This is the increase in supply current for each input that is at the specified voltage level rather than $V_{CC}$ or GND. #### **Dynamic Switching Characteristics** (Note 8) | 0 | B | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | | | Conditions<br>C <sub>I</sub> = 50 pF, | |------------------|----------------------------------------------|-----------------|-----------------------|------|-----|-------|---------------------------------------| | Symbol | Parameter | (V) | Min | Тур | Max | Units | $R_L = 500\Omega$ | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 3.3 | | 0.8 | | ٧ | (Note 9) | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | 3.3 | | -0.8 | | ٧ | (Note 9) | Note 8: Characterized in SSOP package. Guaranteed parameter, but not tested. Note 9: Max number of outputs defined as (n). n-1 data inputs are driven 0V to 3V. Output under test held LOW. #### **AC Electrical Characteristics** | Symbol | | T, | | | | | | |------------------|----------------------------------|-----|------------------------------|-----|-----|-----|--------| | | Parameter | V | V <sub>CC</sub> = 3.3V ±0.3V | | | | Units | | | raiailletei | Min | Тур | Max | Min | Max | Ullits | | | | | (Note 10) | | | | | | t <sub>PLH</sub> | Propagation Delay Data to Output | 1.0 | | 4.0 | 1.0 | 4.8 | ns | | t <sub>PHL</sub> | | 1.0 | | 4.0 | 1.0 | 4.6 | 115 | | t <sub>PZH</sub> | Output Enable Time | 1.0 | | 4.8 | 1.0 | 5.7 | ns | | t <sub>PZL</sub> | | 1.0 | | 4.9 | 1.0 | 6.1 | 115 | | t <sub>PHZ</sub> | Output Disable Time | 2.0 | | 4.9 | 2.0 | 5.4 | ns | | t <sub>PLZ</sub> | | 2.0 | | 4.5 | 2.0 | 4.5 | 115 | | toshl | Output to Output Skew | | | 1.0 | | 1.0 | ns | | toslh | (Note 11) | | | | | | | Note 10: All typical values are at $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ . Note 11: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). #### Capacitance (Note 12) | Symbol | Parameter | Conditions | Typical | Units | |------------------|--------------------|--------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC} = 0V$ , $V_I = 0V$ or $V_{CC}$ | 4 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$ , $V_{O} = 0V$ or $V_{CC}$ | 8 | pF | Note 12: Capacitance is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012. 5 #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.5 ± 0.1 -A- $\Pi\Pi\Pi\Pi\Pi\Pi\Pi\Pi\Pi\Pi\Pi$ GAGE PLANE 8.1 6.1 ± 0.1 -B-SEATING PLANE 4.05 00-89 $0.60^{\,+0.15}_{\,-0.10}$ DETAIL A △ 0.2 C B A TYPICAL ALL LEAD TIPS SEE DETAIL A □ 0.1 C (0.90)ALL LEAD TIPS -c-0.09-0.20 TYP 0.5 TYP 0.10 ± 0.05 TYP 0.17 - 0.27 TYP ⊕ 0.13 M A B S C S MTD48 (REV A) 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com