

## **IPAD**<sup>™</sup>

## MAIN PRODUCT APPLICATIONS

EMI filtering and ESD protection for :

- SIM Interface (Subscriber Identify Module)
- UIM Interface (Universal Identify Module)

### DESCRIPTION

The EMIF03-SIM01 is a highly integrated devices designed to suppress EMI/RFI noise in all systems subjected to electromagnetic interferences. The EMIF03 Flip Chip packaging means the package size is equal to the die size.

This filter includes an ESD protection circuitry which prevents the device from destruction when subjected to ESD surges up 15kV.

#### BENEFITS

- EMI symmetrical (I/O) low-pass-filter
- High efficiency in EMI filtering
- Very low PCB space consuming: 1.57mm x 1.57 mm
- Very thin package: 0.65 mm
- High efficiency in ESD suppression
- High reliability offered by monolithic integration
- High reducing of parasitic elements through integration & wafer level packaging.

### COMPLIES WITH THE FOLLOWING STANDARDS :

IEC61000-4-2 15kV (air discharge) 8 kV (contact discharge)

MIL STD 883E - Method 3015-6 Class 3

### CONFIGURATION



**TM** : IPAD is a trademark of STMicroelectronics.

July 2003 - Ed: 8A





## PIN CONFIGURATION (Ball side)



### ABSOLUTE RATINGS (limiting values)

| Symbol           | Parameter and test conditions | Value       | Unit |
|------------------|-------------------------------|-------------|------|
| Tj               | Maximum junction temperature  | 125         | °C   |
| T <sub>op</sub>  | Operating temperature range   | -40 to + 85 | °C   |
| T <sub>stg</sub> | Storage temperature range     | -55 to +150 | °C   |

### ELECTRICAL CHARACTERISTICS (T<sub>amb</sub> = 25 °C)

| Symbol           | Parameter                                |
|------------------|------------------------------------------|
| $V_{BR}$         | Breakdown voltage                        |
| I <sub>RM</sub>  | Leakage current @ V <sub>RM</sub>        |
| V <sub>RM</sub>  | Stand-off voltage                        |
| V <sub>CL</sub>  | Clamping voltage                         |
| Rd               | Dynamic impedance                        |
| IPP              | Peak pulse current                       |
| R <sub>I/O</sub> | Series resistance between Input & Output |
| Cline            | Input capacitance per line               |



| Symbol          | Test conditions       | Min.  | Тур. | Max.  | Unit |
|-----------------|-----------------------|-------|------|-------|------|
| $V_{BR}$        | I <sub>R</sub> = 1 mA | 6     |      |       | V    |
| I <sub>RM</sub> | V <sub>RM</sub> = 3V  |       |      | 1     | μA   |
| Rd              |                       |       | 1.5  |       | Ω    |
| R <sub>1</sub>  |                       | 95    | 100  | 105   | Ω    |
| R <sub>2</sub>  |                       | 44.65 | 47   | 49.35 | Ω    |
| R <sub>3</sub>  |                       | 95    | 100  | 105   | Ω    |
| Cline           | @ 0V                  |       |      | 35    | pF   |

Fig. 1: S21 (dB) attenuation measurements.



Fig. 2: Analog crosstalk measurements.



57

Fig. 3: Digital crosstalk measurements.



# **Fig. 4:** ESD response to IEC61000-4-2 (+15kV air discharge) on one input and on one output.



**Fig. 5:** ESD response to IEC61000-4-2 (-15kV air discharge) on one input and on one output.



**Fig. 6:** Line capacitance versus reverse applied voltage.



### Aplac model



## **ORDER CODE**



## PACKAGE MECHANICAL DATA

(all dimensions in µm)



## FOOT PRINT RECOMMENDATIONS



### MARKING



### PACKING



#### PACKING

| Ordering code | Marking | Package   | Weight | Base qty | Delivery mode  |
|---------------|---------|-----------|--------|----------|----------------|
| EMIF03-SIM01  | FCT     | Flip Chip | 3.3 mg | 5000     | Tape & reel 7" |

**Note:** More packing information are available in the application note AN1235: "Flip-Chip: Package description and recommendations for use"

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

© 2003 STMicroelectronics - Printed in Italy - All rights reserved.

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - Finland - France - Germany Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore Spain - Sweden - Switzerland - United Kingdom - United States.

http://www.st.com

