

### 20W Stereo Digital Class-D Audio Power Amplifier

### **Features**

- Operating Voltage: 8.0V~24V for PVDD
   3.0V~3.6V for DVDD and AVDD
- High Efficiency Class-D Operation Eliminate the Need of Heatsinks
- Digital Serial Audio Input (Stereo Output)
- I<sup>2</sup>C Control Interface
- Sampling Rate can Support from 32kHz to 192kHz
- Separated Volume Control from 24dB to Mute
- Soft Mute (50% Duty Cycle)
- Shutdown and Mute Function
- Thermal and Over-Current Protections with Auto-Recovery
- Space Saving Package TQFP7x7-48P
- Lead Free and Green Devices Available (RoHS Compliant)

### **Applications**

LCDTV

## **Simplified Application Circuit**



### **General Description**

The APA3160A is a digital input, stereo, high efficiency, Class-D audio amplifier available in a TQFP7x7-48P package.

The APA3160A accepts the digital serial audio data and using the digital audio processor to convert the audio data becomes the stereo Class-D output speaker amplifier. This provides the seamless integration between the codec and the speaker amplifier.

The APA3160A is a slave device receiving clocks from external source, and the Class-D's PWM switching frequency is 352.8kHz for the sampling rate 44.1kHz or 384 kHz for sampling 48kHz, depend on the input signal's sampling rate.

## **Pin Configuration**



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

Rev. A.6 - Jan., 2013



## **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

### **Absolute Maximum Ratings** (Note 1)

| Symbol           | Parameter                                                    | Rating             | Unit |  |
|------------------|--------------------------------------------------------------|--------------------|------|--|
|                  | Supply Voltage (PVDD_X to PGND_XX)                           | -0.3 to 26         |      |  |
|                  | Supply Voltage (DVDD to DVSS) -0.3 to 3.6                    |                    |      |  |
|                  | Supply Voltage (AVDD to AVSS)                                | -0.3 to 3.6        |      |  |
|                  | Input Voltage (MCLK to AVSS)                                 | -0.5 to AVDD+2.5   |      |  |
|                  | Input Voltage (SD, RST, LRCLK, SCLK, SDIN, SDA, SCL to DVSS) | -0.5 to DVDD+2.5   | ]    |  |
|                  | Input Voltage (OUT_X to PGND_XX)                             | -0.3 to +32        |      |  |
|                  | Input Voltage (XBS to PGND_XX)                               | -0.3 to +43        |      |  |
|                  | Input Voltage (AVSS, DVSS, AGND to PGND_XX)                  | -0.3 to +0.3       |      |  |
| TJ               | Maximum Junction Temperature                                 | 150                | °C   |  |
| T <sub>STG</sub> | Storage Temperature Range                                    | -65 to +150        | °C   |  |
| T <sub>SDR</sub> | Soldering Temperature Range, 10 seconds                      | 260                | °C   |  |
| P <sub>D</sub>   | Power Dissipation                                            | Internally Limited | W    |  |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### Thermal Characteristics

| Symbol        | Parameter                                                       | Typical Value | Unit |
|---------------|-----------------------------------------------------------------|---------------|------|
| $\theta_{JA}$ | Junction-to-Ambient Resistance in Free Air (Note 2)  TQFP7x7-48 | P 25          | °C/W |
| θις           | Junction-to-Case Resistance in Free Air (Note 3)  TQFP7x7-48    | -             | °C/W |

Note 2:  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad of TQFP7X7-48P is soldered directly on the PCB.

Note 3: The case temperature is measured at the center of the exposed pad on the underside of the TQFP7X7-48P package.



## **Recommended Operating Conditions**

| Cumbal          | Symbol Parameter                                                    |                                            | Ra   | nge  | Unit |
|-----------------|---------------------------------------------------------------------|--------------------------------------------|------|------|------|
| Symbol          |                                                                     |                                            | Min. | Max. | Unit |
| $V_{DD}$        | Supply Voltage                                                      |                                            | 3    | 3.6  |      |
| $PV_{DD}$       | Full Bridge Stage Supply Voltage                                    | e (PVDD_X)                                 | 8    | 24   |      |
| V <sub>IH</sub> | High Level Threshold Voltage                                        | SD, MCLK, LRCLK, SCLK, SDIN, SDA, SCL, RST | 2    | 5    | V    |
| V <sub>IL</sub> | Low Level Threshold Voltage  SD, MCLK, LRCLK, SCLK, S SDA, SCL, RST |                                            | 0    | 1    |      |
| T <sub>A</sub>  | Ambient Temperature Range                                           |                                            | -40  | 85   | °C   |
| TJ              | Junction Temperature Range                                          |                                            | -40  | 125  |      |
| $R_L$           | Speaker Resistance                                                  |                                            | 6    | -    | Ω    |
| Lo              | Output Low Pass Filter Inductan                                     | ce                                         | 10   | -    | μН   |

## **PWM Operating Conditions**

| Symbol | Parameter          | Test Conditions                     | Value | Unit |
|--------|--------------------|-------------------------------------|-------|------|
|        |                    | 32 kHz Data Rate ±2%                | 256   |      |
| fs     | Output Sample Rate | 44.1k/88.2k/176.4 kHz Data Rate ±2% | 352.8 | kHz  |
|        |                    | 48k/96k/192 kHz Data Rate ±2%       | 384   |      |

## **PLL Input Parameters and External Filter Components**

| Cumbal            | Parameter Test 0                         | Test Conditions |        | Unit |        |       |  |
|-------------------|------------------------------------------|-----------------|--------|------|--------|-------|--|
| Symbol            |                                          | rest Conditions | Min.   | Тур. | Max.   | Unit  |  |
| f <sub>MCLK</sub> | MCLK Frequency                           |                 | 2.8224 | -    | 24.576 | MHz   |  |
|                   | MCLK Duty Cycle                          |                 | 40     | 50   | 60     | %     |  |
| tr/tf (MCLK)      | Rise/Fall Time for MCLK                  |                 | -      | -    | 5      | ns    |  |
|                   | LRCLK Allowable Drift before LRCLK Reset |                 | -      | -    | 4      | MCLKs |  |
|                   | External PLL Filter Capacitor C1         | SMD 0603 Y5V    | -      | 47   | -      |       |  |
|                   | External PLL Filter Capacitor C2         | SMD 0603 Y5V    | -      | 4.7  | -      | nF    |  |
|                   | External PLL Filter Resistor R           |                 | -      | 470  | -      | Ω     |  |

## **Electrical Characteristics**

 $\rm T_A=25^{\circ}C,\,PV_{DD}=18V,\,V_{DD}=3.3V\;(AVDD\;and\;DVDD),\,R_L=8\Omega,\,BD\;Mode,\,f_S=48kHz\;(unless\;otherwise\;noted)$ 

| Symbol          |                                                  | Denometer Test Conditions                                             |      | Unit |      |      |
|-----------------|--------------------------------------------------|-----------------------------------------------------------------------|------|------|------|------|
|                 | Parameter                                        | Test Conditions                                                       | Min. | Тур. | Max. | Unit |
| DC CHARA        | CTERISTICS                                       |                                                                       |      |      |      |      |
| 1               | I <sub>DD</sub> 3.3V Supply Current (AVDD, DVDD) | Normal Mode (No load)                                                 | -    | 10   | 20   |      |
| I <sub>DD</sub> |                                                  | Reset (No load)                                                       | -    | 7.2  | 14.5 | mA   |
|                 | Full Bridge Stage Supply                         | Normal Mode (No load)                                                 | -    | 18   | 36   | mA   |
| IPVDD           | Current (PVDD_X)                                 | Reset (No load)                                                       | -    | 0.5  | 1    |      |
| I <sub>IL</sub> | Low Level Input Current                          | V <sub>I</sub> <v<sub>IL, V<sub>DD</sub>=3.6V (AVDD and DVDD)</v<sub> | -    | 150  | -    | μΑ   |

Rev. A.6 - Jan., 2013



## **Electrical Characteristics (Cont.)**

 $\rm T_A=25^{\circ}C,\,PV_{DD}=18V,\,V_{DD}=3.3V\;(AVDD\;and\;DVDD),\,R_L=8\Omega,\,BD\;Mode,\,f_S=48kHz\;(unless\;otherwise\;noted)$ 

| Cumb al                 | Paramatan                                   | Tank C                                                                                    |                                              |                       | APA3160A | 1    | Unit            |
|-------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------|----------|------|-----------------|
| Symbol                  | Parameter                                   | Test Conditions                                                                           |                                              | Min.                  | Тур.     | Max. | Unit            |
| DC CHARA                | ACTERISTICS (CONT.)                         |                                                                                           |                                              |                       |          |      |                 |
| I <sub>IH</sub>         | High Level Input Current                    | V <sub>I</sub> >V <sub>IH</sub> , V <sub>DD</sub> =3.6<br>DVDD)                           | V (AVDD and                                  | -                     | 150      | -    | μΑ              |
|                         | Thermal Protection Threshold                |                                                                                           |                                              | -                     | 160      | 170  |                 |
| $T_TP$                  | Thermal Protection Threshold Hysteresis     |                                                                                           |                                              | -                     | 25       | -    | °C              |
| η                       | Efficiency                                  | Stereo, $R_L=8\Omega$ ,                                                                   | P <sub>o</sub> =18W                          | -                     | 88       | -    | %               |
| R <sub>OUT</sub>        | Internal Pull-Down Resistance at Each OUT_X |                                                                                           |                                              | -                     | 3        | -    | kΩ              |
| AC CHARA                | CTERISTICS                                  |                                                                                           |                                              |                       |          |      |                 |
|                         | Output Power                                | THD+N=1%                                                                                  | PV <sub>DD</sub> =18V                        | 14.5                  | 16       | -    |                 |
|                         |                                             | f <sub>in</sub> =1kHz,                                                                    | PV <sub>DD</sub> =12V                        | 6.5                   | 7.2      | -    |                 |
| Po                      |                                             | R <sub>L</sub> =8Ω                                                                        | PV <sub>DD</sub> =8V                         | 2.9                   | 3.2      | -    | w               |
| F <sub>0</sub>          |                                             | THD+N=10%                                                                                 | PV <sub>DD</sub> =18V                        | -                     | 20       | -    | l <sup>vv</sup> |
|                         |                                             | f <sub>in</sub> =1kHz,                                                                    | f <sub>in</sub> =1kHz,                       | PV <sub>DD</sub> =12V | -        | 9    | -               |
|                         |                                             | $R_L=8\Omega$                                                                             | PV <sub>DD</sub> =8V                         | -                     | 4        | -    |                 |
|                         |                                             |                                                                                           | PV <sub>DD</sub> =18V,<br>P <sub>O</sub> =1W | -                     | 0.06     | -    |                 |
| THD+N                   | Total Harmonic Distortion Plus<br>Noise     | $f_{in}$ =1kHz,<br>R <sub>L</sub> =8 $\Omega$                                             | PV <sub>DD</sub> =12V,<br>P <sub>O</sub> =1W | -                     | 0.13     | -    | %               |
|                         |                                             |                                                                                           | PV <sub>DD</sub> =8V,<br>P <sub>O</sub> =1W  | -                     | 0.2      | -    |                 |
| Crosstalk               | Channel Separation                          | P <sub>0</sub> =1W, R <sub>L</sub> =8Ω                                                    | , f <sub>in</sub> =1kHz                      | -                     | -82      | -    |                 |
| Att <sub>Mute</sub>     | Mute Attenuation                            | $f_{in}$ =1kHz, $R_L$ =8 $\Omega$ , $V_O$ =1 $V_{rms}$                                    |                                              | -                     | -70      | -    |                 |
| Att <sub>shutdown</sub> | Shutdown Attenuation                        | $f_{in}$ =1kHz, $R_L$ =8 $\Omega$ , $V_O$ =1 $V_{rms}$                                    |                                              | -                     | -110     | -    | dB              |
| S/N                     | Signal to Noise Ratio                       | R <sub>L</sub> =8Ω, P <sub>O</sub> =16W, With<br>A-Weighting Filter (A <sub>V</sub> =0dB) |                                              | -                     | 100      | -    |                 |
| V <sub>n</sub>          | Noise Output Voltage                        | With A-Weightin                                                                           | ng Filter (A <sub>V</sub> =0dB)              | -                     | 100      | 200  | $\mu V_{rms}$   |

### **Serial Audio Ports Slave Mode**

Over recommended operating conditions (unless otherwise noted)

| Symbol              | Symbol Parameter                                                          | Test Conditions      |       | APA3160 <i>A</i> | ١      | Unit  |
|---------------------|---------------------------------------------------------------------------|----------------------|-------|------------------|--------|-------|
| Symbol              | Farameter                                                                 | rest conditions      | Min.  | Тур.             | Max.   | Oille |
| f <sub>SCLK</sub>   | Frequency, SCLK 32xf <sub>s</sub> , 48xf <sub>s</sub> , 64xf <sub>s</sub> | C <sub>L</sub> =30pF | 1.024 | -                | 12.288 | MHz   |
| t <sub>Setup1</sub> | Setup Time, LRCLK to SCLK<br>Rising Edge                                  |                      | 10    | -                | -      | 20    |
| t <sub>Hold1</sub>  | Hold Time, LRCLK to SCLK<br>Rising Edge                                   |                      | 10    | -                | -      | ns    |



## **Serial Audio Ports Slave Mode (Cont.)**

Over recommended operating conditions (unless otherwise noted)

| Cumhal                | Parameter                                                             | Test Conditions |                | APA3160A      | 1    | l lasit |
|-----------------------|-----------------------------------------------------------------------|-----------------|----------------|---------------|------|---------|
| Symbol                | raiametei rest conditions                                             | Min.            | Тур.           | Max.          | Unit |         |
| t <sub>Setup2</sub>   | Setup Time, SDIN to SCLK<br>Rising Edge                               | SCLK 10         |                | no            |      |         |
| t <sub>Hold</sub>     | Hold Time, SDIN to SCLK Rising Edge                                   |                 | 10             |               |      | ns      |
|                       | LRCLK Frequency                                                       |                 | 32K            | 48K           | 192K | kHz     |
|                       | LRCLK Duty Cycle                                                      | 40 50 60        |                | %             |      |         |
|                       | SCLK Duty Cycle                                                       |                 | 40             | 50            | 60   | %       |
|                       | SCLK Rising Edges Between<br>LRCLK Riding Edges                       | 32 - 64         |                | SCLK<br>edges |      |         |
| t <sub>(edge)</sub>   | LRCLK Clock Edge With Respect To The Falling Edge of SCLK  -1/4 - 1/4 |                 | SCLK<br>period |               |      |         |
| tr/tf<br>(SCLK/LRCLK) | Rise/Fall Time for SCLK/LRCLK 8                                       |                 | ns             |               |      |         |

## **Reset Timing**

Control signal parameters over recommended operating conditions (unless otherwise noted). Please refer to "Recommended Use Model" section on usage of all terminals.

| Symbol                    | Parameter                       | Test Conditions |      | APA3160A | 1    | Unit  |
|---------------------------|---------------------------------|-----------------|------|----------|------|-------|
| Symbol Farameter          |                                 | rest conditions | Min. | Тур.     | Max. | Offic |
| t <sub>p(RST)</sub>       | Pulse Duration, RST Active.     | No Load         | 100  | -        | -    | μs    |
| t <sub>d(12C_Ready)</sub> | Time to Enable I <sup>2</sup> C |                 | -    | =        | 13.5 | ms    |

# I<sup>2</sup>C Serial Control Port Operation

Timing characteristics for I<sup>2</sup>C Interface signals over recommended operating conditions (unless otherwise noted).

| Cumb al             | Donomorton.                                    | Test Conditions                       |      | APA3160   | 1   | l lmit |  |
|---------------------|------------------------------------------------|---------------------------------------|------|-----------|-----|--------|--|
| Symbol              | Parameter                                      | rest Conditions                       | Min. | Тур. Мах. |     | Unit   |  |
| f <sub>SCL</sub>    | Frequency, SCL                                 | No Wait States                        | -    | -         | 400 | kHz    |  |
| t <sub>W(H)</sub>   | Pulse Duration, SCL High                       |                                       | 0.6  | -         | -   |        |  |
| t <sub>W(L)</sub>   | Pulse Duration, SCL Low                        |                                       | 1.3  | -         | -   | μs     |  |
| t <sub>r</sub>      | Rise Time, SCL and SDA                         | Rise Time, SCL and SDA 300            |      | 300       |     |        |  |
| t <sub>f</sub>      | Fall Time, SCL and SDA                         |                                       | -    | -         | 300 |        |  |
| t <sub>setup1</sub> | Setup Time, SCL to SDA                         |                                       | 100  |           |     | ns     |  |
| t <sub>hold1</sub>  | Hold Time, SCL to SDA                          |                                       | 0    | -         | -   | 1      |  |
| t <sub>(buf)</sub>  | Bus Free Time Between Stop and Start Condition |                                       | 1.3  | -         | -   |        |  |
| t <sub>setup2</sub> | Setup Time, SCL to Start Condition             |                                       | 0.6  | -         | -   | μs     |  |
| t <sub>hold2</sub>  | Hold Time, Start condition to SCL              | Hold Time, Start condition to SCL 0.6 |      | -         | ·   |        |  |
| t <sub>setup3</sub> | Setup Time, SCL to Stop Condition              |                                       | 0.6  | -         | -   |        |  |
| CL                  | Load Capacitance for Each Bus 400              |                                       | 400  | pF        |     |        |  |



## **Typical Operating Characteristics**















## **Typical Operating Characteristics (Cont.)**











# **Pin Description**

| P      | IN      |       |                                                                                                                                                                           |
|--------|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.    | NAME    | I/O/P | FUNCTION                                                                                                                                                                  |
| 1      | OUT_A   | 0     | Output of half bridge A.                                                                                                                                                  |
| 2, 3   | PVDD_A  | Р     | Power supply for half bridge A.                                                                                                                                           |
| 4      | ABS     | I/O   | High side bootstrap supply for half bridge A.                                                                                                                             |
| 5, 32  | GDREG   | O/P   | Internal regulator output of gate driver.                                                                                                                                 |
| 6      | NC      | -     | No connection.                                                                                                                                                            |
| 7      | TM1     | ı     | Test mode digital input pin.                                                                                                                                              |
| 8      | TM2     | I     | Test mode digital input pin.                                                                                                                                              |
| 9, 11  | AVSS    | Р     | Analog power supply's ground.                                                                                                                                             |
| 10     | PLL_LF  | 0     | PLL negative loop filter pin.                                                                                                                                             |
| 12     | 2V5_AV  | O/P   | Internal regulated 2.5V for analog block's supply, Not for power external device.                                                                                         |
| 13     | AVDD    | Р     | Analog powers supply and connects to 3.3V.                                                                                                                                |
| 14     | ERROR   | 0     | When over-temperature, over current over-voltage and under-voltage occur, this pin will be pull low; and it will be reset to high when the fault condition has be remove. |
| 15     | MCLK    | I     | Master clock input.                                                                                                                                                       |
| 16     | TP1     | I/O   | Test mode digital input/output pin.                                                                                                                                       |
| 17     | TP2     | I/O   | Test mode digital input/output pin.                                                                                                                                       |
| 18     | 2V5_DV  | O/P   | Internal regulated 2.5V for digital block's supply, Not for power external device.                                                                                        |
| 19     | SD      | - 1   | Active LOW, Shutting down the noise shaper and initiating PWM stop sequence.                                                                                              |
| 20     | LRCLK   | ı     | Input serial audio data left/right clock. (Sample rate clock), it's weak pull down terminal.                                                                              |
| 21     | SCLK    | I     | Serial audio data clock (shift clock). SCLK is the serial audio port input data bit clock.                                                                                |
| 22     | SDIN    | - 1   | Serial audio data input.                                                                                                                                                  |
| 23     | SDA     | 10    | I <sup>2</sup> C serial control data interface input/output.                                                                                                              |
| 24     | SCL     | - 1   | I <sup>2</sup> C serial control clock input.                                                                                                                              |
| 25     | RST     | I     | Reset control, place a logic low to this pin, will reset the APA3160A to its default condition. It's weak pull-up terminal.                                               |
| 26     | TP3     | I/O   | Test mode digital input/output pin.                                                                                                                                       |
| 27     | DVDD    | Р     | Digital powers supply and connects to 3.3V.                                                                                                                               |
| 28     | DVSS    | Р     | Digital power supply's ground.                                                                                                                                            |
| 29     | GND     | Р     | Power stage's analog ground.                                                                                                                                              |
| 30     | AGND    | Р     | Power stage's analog ground.                                                                                                                                              |
| 31     | DVREG   | O/P   | Digital voltage regulator's output, only for internal used.                                                                                                               |
| 33     | DBS     | I/O   | High side bootstrap supply for half bridge D.                                                                                                                             |
| 34, 35 | PVDD_D  | Р     | Power supply for half bridge D.                                                                                                                                           |
| 36     | OUT_D   | 0     | Output of half bridge D.                                                                                                                                                  |
| 37, 38 | PGND_CD | Р     | Power Ground connection for half bridge C and D.                                                                                                                          |
| 39     | OUT_C   | 0     | Output of half bridge C.                                                                                                                                                  |
| 40, 41 | PVDD_C  | Р     | Power supply for half bridge C.                                                                                                                                           |
| 42     | CBS     | I/O   | High side bootstrap supply for half bridge C.                                                                                                                             |
| 43     | BBS     | I/O   | High side bootstrap supply for half bridge B.                                                                                                                             |



## Pin Description (Cont.)

| Р      | IN      | I/O/P | FUNCTION                                         |  |  |  |
|--------|---------|-------|--------------------------------------------------|--|--|--|
| NO.    | NAME    | 1/0/1 | FUNCTION                                         |  |  |  |
| 44, 45 | PVDD_B  | Р     | Power supply for half bridge B.                  |  |  |  |
| 46     | OUT_B   | 0     | Output of half bridge B.                         |  |  |  |
| 47, 48 | PGND_AB | Р     | Power Ground connection for half bridge A and B. |  |  |  |

## **Block Diagram**





## **Typical Application Circuit**





### **Function Description**

#### **Clock And PLL**

The APA3160A is a slave device and receives signals from MCLK, SCLK, and LRCLK. The digital audio processor (DAP) provides all sample rates and MCLK rates which defined in the clock control register.

The APA3160A checks to verify that SCLK is a particular value of  $32f_s$ ,  $48f_s$ , or  $64f_s$ . The DAP only provides a  $1xf_s$  LRCLK. The timing relationship of these clocks to SDIN is shown in subsequent sections.

#### **Serial Data Interface**

Serial data is an input transmitted to SDIN. The PWM outputs are derived from SDIN. Besides, the APA3160A DAP receives left-justified, right-justified, and I<sup>2</sup>S serial data formats with 16, 20, or 24 bit.

#### **PWM Section**

The APA3160A DAP device is a high power efficiency and high-performance digital audio reproduction. A noise shaper is used to increase dynamic range and SNR in the audio band. The PWM section receives 24bit PCM data from the DAP and outputs two BTL PWM audio output channels.

The PWM section has individual channel dc blocking filters that can be enabled and disabled. The low pass filter cutoff frequency is less than 1Hz. Besides, the PWM section includes individual channel de-emphasis filters for 44.1 and 48 kHz and can be enabled and disabled.

The adjustable maximum modulation limit of PWM section is from 93.8% to 98.4%.

#### I<sup>2</sup>C Compatible Serial Control Interface

The APA3160A DAP receives commands from a system controller through an I<sup>2</sup>C serial control slave interface. The serial control interface supports both normal-speed 100kHz and high-speed 400kHz operations without waiting states. As an added feature, even though the MCLK is absent, the interface operates.

For status registers, the serial control interface provides single-byte read and write operations; and for the general control registers, they associated with the PWM.



# Serial Interface Control And Timing I<sup>2</sup>S Timing

I<sup>2</sup>S timing uses LRCLK to define the data for the left channel and the right channel when the data being transmitted. For the left channel, the LRCLK is low; for the right channel, the LRCLK is high. A bit clock running at 32, 48, or  $64 \times f_s$  is used to clock in the data. When the LRCLK signal changes state, there is a delay of one bit clock from the time which the first bit of data on the data lines. The data is written MSB first and is valid on the rising edge of bit clock. The DAP masks unused trailing data bit positions.



Figure 1. I<sup>2</sup>S 64 f<sub>s</sub> Format



Figure 2. I2S 48 fs Format



Figure 3. I2S 32 fs Format

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jan., 2013



### Left-Justified

Left-justified (LJ) timing uses LRCLK to define the data for the left channel and the right channel when the data being transmitted. For the left channel, the LRCLK is high; for the right channel, the LRCLK is low. A bit clock running at 32, 48, or  $64 \times f_s$  is used to clock in the data. The first bit of data appears on the data lines when LRCLK toggles. The data is written MSB first and is valid on the rising edge of the bit clock. The DAP masks unused trailing data bit positions.



Figure 4. Left-Justified 64 f<sub>s</sub> Format



Figure 5. Left-Justified 48 f<sub>s</sub> Format



Figure 6. Left-Justified 32 f<sub>s</sub> Format

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jan., 2013



### **Right-Justified**

Right-justified (RJ) timing uses LRCLK to define the data for the left channel and the right channel when the data being transmitted. For the left channel, the LRCLK is high; for the right channel, the LRCLK low. A bit clock running at 32, 48, or  $64 \times f_s$  is used to clock in the data. After LRCLK toggles, for 24bit data, the first bit of data appears on the data 8 bit-clock. In RJ mode, the LSB of data is always clocked by the last bit clock before LRCLK transitions. The data is written MSB first and is valid on the rising edge of bit clock. The DAP masks unused leading data bit positions.



Figure 7. Right-Justified 64 f<sub>s</sub> Format



Figure 8. Right-Justified 48 f<sub>s</sub> Format



Figure 9. Right-Justified 32 f<sub>s</sub> Format

Rev. A.6 - Jan., 2013



#### I<sup>2</sup>C Serial Control Interface

The APA3160A DAP has a bidirectional I<sup>2</sup>C interface that compatible with the I<sup>2</sup>C (Inter IC) bus protocol. Besides, it provides both 100kHz and 400kHz data transfer rates to single and multiple bytes write and read operations.

This is a slave only device, and it doesn't support a multi-master bus environment or wait state insertion. The function of the control interface is to read device status and to program the registers of the device.

The DAP supports the standard-mode I<sup>2</sup>C bus operation (100kHz maximum) and the fast I<sup>2</sup>C bus operation (400kHz maximum). Without I<sup>2</sup>C wait cycles, the DAP performs I<sup>2</sup>C operations.

#### General I2C Operation

The I<sup>2</sup>C bus uses SDA (data) and SCL (clock) to communicate between integrated circuits in a system. Data is transferred on the bus serially one bit at a time. With the most significant bit (MSB) transferred first, the address and data can be transferred in byte (8bit) format. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus.

The bus uses transitions on the SDA when the clock is high to indicate start and stop conditions. A high-to-low transition on SDA indicates a start, and a low-to-high transition indicates a stop. Normal data bit transitions must occur within the low time of the clock. These conditions are shown in Figure 10. The master generates the 7bit slave address and the read/write (R/W) bit to open communication with another device and then waits for an acknowledge condition. The APA3160A holds SDA low during the acknowledge clock to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence.

Each device is addressed by a unique 7bit slave address plus R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection. An external pull-up resistor must be used for the SDA and SCL signals to set the high level for the bus.



Figure 10. Typical I2C Sequence

There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is shown in Figure 10.

The 7bit address for APA3160A is 0011 010 (0x34). APA3160A address can be changed from 0x34 to 0x38 by writing 0x38 to device address register 0xF9.

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jan., 2013



#### Single-Byte Transfers

The serial control interface supports single-byte and multiple-byte (R/W) operations for sub-addresses 0x00 to 0xFF. Supplying a sub-address for each sub-address transaction is referred to as random I<sup>2</sup>C addressing. The APA3160A also supports sequential I<sup>2</sup>C addressing. For write transactions, if a sub-address is issued and followed by data for that sub-address and the 15 sub-addresses that follow, a sequential I<sup>2</sup>C write transaction has taken place, and the data for all 16 sub-addresses is successfully received by the APA3160A. For I<sup>2</sup>C sequential write transactions, the sub-address then serves as the start address, and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many sub-addresses are written. As was true for random addressing, sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to the last sub-address, the data for the last sub-address is discarded. However, if all other data written is accepted, only the incomplete data is discarded.

#### Single-Byte Write

As shown in Figure 11, a single-byte data write transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the R/W bit. The R/W bit determines the direction of the data transfer. For a write data transfer, the R/W bit will be a 0. After receiving the correct I<sup>2</sup>C device address and the R/W bit, the DAP responds with an acknowledge bit. And then, the master transmits the address byte or bytes corresponding to the APA3160A internal memory address being accessed. After receiving the address byte, the APA3160A responds with an acknowledge bit again. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the APA3160A responds again with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data write transfer.



Figure 11. Single-Byte Write Transfer



#### Single-Byte Read

As shown in Figure 12, a single-byte data read transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the R/W bit. For the data read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte or bytes of the internal memory address to be read. As a result, the R/W bit becomes a 0. After receiving the APA3160A address and the read/write bit, APA3160A responds with an acknowledge bit. Besides, after sending the internal memory address byte or bytes, the master device transmits another start condition followed by the APA3160A address and the read/write bit again. This time the read/write bit becomes a 1, indicating a read transfer. After receiving the address and the read/write bit, the APA3160A again responds with an acknowledge bit. And then, the APA3160A transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not acknowledge followed by a stop condition to complete the single byte data read transfer.



Figure 12. Single-Byte Read Transfer



### **Recommended Use Model**



Figure 13. Recommended Command Sequence

| Danamatan               | Description                                                                                                                                                                    | 1                                 | APA3160 | A    | 11-2 |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------|------|------|
| Parameter               | Description                                                                                                                                                                    | Min.                              | Тур.    | Max. | Unit |
| t <sub>VDDH-DL</sub>    | Time digital inputs must remain low after AVDD/DVDD goes above 3V                                                                                                              | 0                                 | -       | -    |      |
| t <sub>DL-VDDH</sub>    | Time digital inputs must be low before AVDD/DVDD goes below 3V                                                                                                                 | 0                                 | -       | -    | Ī    |
| t <sub>VDDH-PVDDL</sub> | Time PVDD/AVCC remains below 7.5V after AVDD/DVDD goes above 3V                                                                                                                | 100                               | -       | -    | Ī    |
| t <sub>PVDDL-VDDH</sub> | Time PVDD/AVCC must be below 7.5V before AVDD/DVDD goes below 3V                                                                                                               | 0                                 | -       | -    | μs   |
| t <sub>PVDDH-I2C</sub>  | Time PVDD/AVCC must be above 10V before I <sup>2</sup> C commands may address device                                                                                           | 10                                | -       | -    |      |
| t <sub>RL-PVDDH</sub>   | Time PVDD/AVCC must remain above 10V after RST goes low                                                                                                                        | 2                                 | -       | -    |      |
| t <sub>RH-I2C</sub>     | Time RESET must be high before I <sup>2</sup> C commands may address device                                                                                                    | 13.5                              | -       | -    | ms   |
| t <sub>DV-RH</sub>      | Time digital inputs must be valid (driven as recommended) before RST goes high                                                                                                 | 100                               | -       | -    |      |
| t <sub>RL-DV</sub>      | Time digital inputs must remain valid (driven as recommended) after RST goes low                                                                                               | 2                                 | -       | -    | μs   |
| t <sub>autodetect</sub> | Auto-detect completion wait time (given stable and valid clocks) before issuing further commands                                                                               | 50                                | -       | -    |      |
| t <sub>exitSD</sub>     | Exit shutdown wait time before issuing further commands to device (t start given by register 0x1A)                                                                             | 1+1.3 x<br>t <sub>start</sub>     | -       | -    |      |
| t <sub>enterSD</sub>    | Enter shutdown wait time before issuing further commands to device (t stop given by register 0x1A)                                                                             | 1+1.3 x<br>t <sub>stop</sub>      | -       | -    | ms   |
| t <sub>POR</sub>        | Power-on-reset wait time after 1st trim following AVDD/DVDD power-up (t <sub>start</sub> given by register 0x1A) (does not apply to trim commands following subsequent resets) | 240 +<br>1.3 x t <sub>start</sub> | -       | -    |      |



### **Recommended Use Model (Cont.)**



Figure 14. Power Loss Sequence

| Parameter               | Description                                                                      |                | Unit |   |       |  |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------|----------------|------|---|-------|--|--|--|--|--|
| Farameter               | Description                                                                      | Min. Typ. Max. |      |   | Oilit |  |  |  |  |  |
| t <sub>RL-DV</sub>      | Time digital inputs must remain valid (driven as recommended) after RST goes low | 2              | -    | - |       |  |  |  |  |  |
| t <sub>DL-VDDH</sub>    | Time digital inputs must be low before AVDD/DVDD goes below 3V                   |                |      |   |       |  |  |  |  |  |
| t <sub>RL-PVDDH</sub>   | Time PVDD/AVCC must remain above 10V after RST goes low                          | 2              | -    | - | μs    |  |  |  |  |  |
| t <sub>PVDDL-VDDH</sub> | Time PVDD/AVCC must be below 7.5V before AVDD/DVDD goes below 3V                 | 0              | -    | - |       |  |  |  |  |  |

### **Recommended Command Sequences**

The DAP has two groups of commands. One set is for configuration and is intended for use only during initialization. The other set has built-in click and pop protection and may be used during normal operation while audio is streaming. The following supported command sequences illustrate how to initialize, operate, and shutdown the device.



#### **Initialization Sequence**

Use the following sequence to power-up and initialize the device:

- 1. Hold all digital inputs low and ramp up AVDD/DVDD to at least 3V.
- 2. Initialize digital inputs and PVDD supply as following:
  - Drive RST=0, SD=1, and other digital inputs to their desired state while ensuring that all are never more than 2.5V above AVDD/DVDD. Provide stable and valid I²S clocks (MCLK, LRCLK, and SCLK). Wait at least 100μs, drive RST=1, and wait at least another 13.5ms.
  - Ramp up PVDD to at least 8V while ensuring that it remains below 6V for at least 100µs after AVDD/DVDD reaches 3V. Then wait at least another 10µs.
- 3. Configure the DAP via I<sup>2</sup>C (see Users's Guide for typical values): biquads (0x29-36)DRC parameters (0x3A-3C, 0x40-42, and 0x46) Bank select (0x50).
- 4. Configure remaining registers.
- 5. Exit shutdown (sequence defined below).

#### **Normal Operation**

The following are the only events supported during normal operation:

- (a) Writes to master/channel volume registers
- (b) Writes to soft mute register
- (c) Enter and exit shutdown (sequence defined below)
- (d) Clock errors and rate changes

Note: Events (c) and (d) are not supported for 240ms+1.3xt<sub>0</sub> 0 after trim following AVDD/DVDD power up ramp (where Tstart is specified by register 0x1A).

#### **Shutdown Sequence**

#### Enter:

- 1. Ensure I2S clocks have been stable and valid for at least 50ms.
- 2. Write 0x40 to register 0x05.
- 3. Wait at least 1ms+1.3xt $_{stop}$  (where  $t_{stop}$  is specified by register 0x1A).
- 4. Once in shutdown, stable clocks are not required while device remains idle.
- 5. If desired, reconfigure by ensuring that clocks have been stable and valid for at least 50ms before returning to step 4 of initialization sequence.

#### Exit:

- 1. Ensure I<sup>2</sup>S clocks have been stable and valid for at least 50ms.
- 2. Write 0x00 to register 0x05 (exit shutdown command may not be serviced for as much as 240ms after trim following AVDD/DVDD powerup ramp).
- 3. Wait at least 1ms+1.3xt $_{start}$  (where  $t_{start}$  is specified by register 0x1A).
- 4. Proceed with normal operation.



### **Power-down Sequence**

Use the following sequence to power-down the device and its supplies:

- 1. If time permits, enter shutdown (sequence defined above); else, in case of sudden power loss, assert  $\overline{SD}$ =0 and wait at least 2ms.
- 2. Assert RST=0.
- 3. Drive digital inputs low and ramp down PVDD supply as follows:
  - $\bullet$  Drive all digital inputs low after RST has been low for at least 2 $\mu s$ .
  - Ramp down PVDD while ensuring that it remains above 8V until RST has been low for at least 2µs.
- 4. Ramp down AVDD/DVDD while ensuring that it remains above 3V until PVDD is below 6V and that it is never more than 2.5V below the digital inputs.

**Table 1. Serial Control Interface Register Summary** 

| Sub Address | Register Name                 | No. of Bytes | Contents                                | Initialization Values |
|-------------|-------------------------------|--------------|-----------------------------------------|-----------------------|
|             |                               |              | A u indicates unused bits.              |                       |
| 0x00        | Clock control register        | 1            | Description shown in subsequent section | 0x6C                  |
| 0x02        | Error status register         | 1            | Description shown in subsequent section | 0x00                  |
| 0x03        | System control register 1     | 1            | Description shown in subsequent section | 0x80                  |
| 0x04        | Serial data interface         | 1            | Description shown in subsequent section | 0x05                  |
| 0x05        |                               | 1            | Description shown in subsequent section | 0x40                  |
| 0x06        | Soft mute register            | 1            | Description shown in subsequent section | 0x00                  |
| 0x07        | Master volume                 | 1            | Description shown in subsequent section | 0xFF (mute)           |
| 0x08        | Channel 1 vol                 | 1            | Description shown in subsequent section | 0x30 (0dB)            |
| 0x09        | Channel 2 vol                 | 1            | Description shown in subsequent section | 0x30 (0dB)            |
| 0x0A        | Fine master volume            | 1            | Description shown in subsequent section | 0x00 (0dB)            |
| 0x0B - 0X0D |                               |              | Reserved (Note 4)                       |                       |
| 0x0E        | Volume configuration register | 1            | Description shown in subsequent section | 0x91                  |
| 0x0F        |                               | 1            | Reserved (Note 4)                       |                       |
| 0x10        | Modulation limit register     | 1            | Description shown in subsequent section | 0x02                  |
| 0x15-0x19   |                               | 1            | Reserved (Note 4)                       |                       |
| 0x1A        | Start/stop period register    | 1            | Description shown in subsequent section | 0x0F                  |
| 0x1B        |                               | 1            | Reserved (Note 4)                       |                       |
| 0x1C        |                               | 1            | Reserved (Note 4)                       |                       |
| 0x1D-0x1F   |                               | 1            | Reserved (Note 4)                       |                       |
| 0x20        | Input MUX register            | 1            | Description shown in subsequent section | 0x 89                 |
| 0x21-0x24   |                               | 1            | Reserved (Note 4)                       |                       |
| 0x25        | PWM MUX register              | 1            | Description shown in subsequent section | 0x27                  |
| 0x26-0xFF   |                               | 1            | Reserved (Note 4)                       |                       |

Note 4: Reserved register should not be accessed.



### **Clock Control Register (0x00)**

The clocks and data rates are automatically determined by the APA3160A. The clock control register contains the autodetected clock status. Bits D7-D5 reflect the sample rate. Bits D4-D2 reflect the MCLK frequency.

Table 2. Clock Control Register (0x00)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                              |
|----|----|----|----|----|----|----|----|-------------------------------------------------------|
| 0  | 0  | 0  | -  | -  | -  | -  | -  | f <sub>S</sub> =32kHz sample rate                     |
| 0  | 0  | 1  | -  | -  | -  | -  | -  | f <sub>s</sub> =88.2/96kHz sample rate                |
| 0  | 1  | 0  | -  | -  | -  | -  | -  | f <sub>S</sub> =176.4/192kHz sample rate              |
| 0  | 1  | 1  | -  | -  | -  | -  | -  | f <sub>S</sub> =44.1/48kHz sample rate                |
| 1  | 0  | 0  | -  | -  | -  | -  | -  | Reserved (Note 5)                                     |
| 1  | 0  | 1  | -  | -  | -  | -  | -  | Reserved (Note 5)                                     |
| 1  | 1  | 0  | -  | -  | -  | -  | -  | Reserved (Note 5)                                     |
| 1  | 1  | 1  | -  | -  | -  | -  | -  | Reserved (Note 5)                                     |
| -  | -  | -  | 0  | 0  | 0  | -  | -  | MCLK frequency=64xf <sub>S</sub>                      |
| -  | -  | -  | 0  | 0  | 1  | -  | -  | MCLK frequency=128xf <sub>S</sub>                     |
| -  | -  | -  | 0  | 1  | 0  | -  | -  | MCLK frequency=192xf <sub>S</sub> (Note 6)            |
| -  | -  | -  | 0  | 1  | 1  | -  | -  | MCLK frequency=256xf <sub>S</sub> (Note 6)            |
| -  | -  | -  | 1  | 0  | 0  | -  | -  | MCLK frequency=384xf <sub>S</sub> <sup>(Note 7)</sup> |
| -  | -  | -  | 1  | 0  | 1  | -  | -  | MCLK frequency=512xf <sub>S</sub> <sup>(Note 7)</sup> |
| -  | -  | -  | 1  | 1  | 0  | -  | -  | Reserved (Note 5)                                     |
| -  | -  | -  | 1  | 1  | 1  | -  | -  | Reserved (Note 5)                                     |
| -  | -  | -  | -  | -  | -  | 0  | -  | Reserved (Note 5)                                     |
| -  | -  | -  | -  | -  | -  | -  | 0  | Reserved (Note 5)                                     |

Note (5): Reserved registers should not be accessed.

Note (6): Rate only available for 32k/44.1k/48k/88.2k/96kHz sample rates.

Note (7): Rate only available for 32k/44.1k/48k sample rates.



#### Error Status Register (0x02)

The error bits are sticky and are not cleared by the hardware. This means that the software must clear the register (write zeroes) and then read them to determine if they are persistent errors. Error Definitions:

MCLK Error: MCLK frequency is changing. The number of MCLKs per LRCLK is changing.

SCLK Error: The number of SCLKs per LRCLK is changing.

LRCLK Error: LRCLK frequency is changing.

Table 4. Error Status Register (0x02)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                                            |
|----|----|----|----|----|----|----|----|-------------------------------------------------------------------------------------|
| 1  | -  | -  | -  | -  | -  | -  | -  | MCLK error                                                                          |
| -  | 1  | -  | -  | -  | -  | -  | -  | PLL auto clock error                                                                |
| -  | 1  | 1  | 1  | 1  | -  | -  | -  | SCLK error                                                                          |
| -  | -  | -  | 1  | -  | -  | -  | -  | LRCLK error                                                                         |
| -  | -  | -  | -  | 1  | -  | -  | -  | Reserved                                                                            |
| -  | -  | -  | -  | -  | 1  | -  | -  | Reserved                                                                            |
| -  | -  | -  | -  | -  | -  | 0  | -  | Over-Current (OC) or Under-Voltage (UVP) or Over-Temperature (OTP) warning          |
| -  | -  | -  | -  | -  | -  | -  | 1  | Over-temperature warning (sets around 145°C) POR error, OCP, thermal shutdown error |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | No errors                                                                           |

#### System Control Register 1 (0x03)

The system control register 1 has several functions:

Bit D7: If 0, the dc-blocking filter for each channel is disabled. If 1, the dc-blocking filter ( -3dB cutoff < 1Hz ) for each channel is enabled (default).

Bit D5: If 0, use soft unmute on recovery from clock error. This is a slow recovery. Unmute takes same time as volume ramp defined in reg 0x0E. If 1, use hard unmute on recovery from clock error (default). This is a fast recovery, a single step volume ramp Bits D1-D0: Select de-emphasis.

Table 5. System Control Register 1 (0x03)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                |
|----|----|----|----|----|----|----|----|-----------------------------------------|
| 0  | -  | -  | -  | -  | -  | -  | -  | PWM high-pass (dc blocking) disenabled  |
| 1  | -  | -  | -  | -  | -  | -  | -  | PWM high-pass (dc blocking) enabled     |
| -  | 0  | -  | -  | -  | -  | -  | -  | Reserved                                |
| -  | -  | 0  | -  | -  | -  | -  | -  | Reserved                                |
| -  | -  | -  | 0  | -  | -  | -  | -  | Reserved                                |
| -  | -  | -  | -  | 0  | -  | -  | -  | Reserved                                |
| -  | -  | -  | -  | -  | 0  | -  | -  | Reserved                                |
| -  | -  | -  | -  | -  | -  | 0  | 0  | No de-emphasis                          |
| -  | -  | -  | -  | -  | -  | 0  | 1  | Reserved                                |
| -  | -  | -  | -  | -  | -  | 1  | 0  | De-emphasis for f <sub>s</sub> =44.1kHz |
| -  | -  | -  | -  | -  | -  | 1  | 1  | De-emphasis for f <sub>s</sub> =48kHz   |

Copyright © ANPEC Electronics Corp. Rev. A.6 - Jan., 2013



### Serial Data Interface Register (0x04)

As shown in Table 6, the APA3160A supports 9 serial data modes. The default is 24bit, I2S mode.

Table 6. Serial Data Interface Control Register (0x04) Format

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Word Length | Receive Serial Data Interface Format |
|----|----|----|----|----|----|----|----|-------------|--------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 16          | Right-justified                      |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 20          | Right-justified                      |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 24          | Right-justified                      |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 16          | I <sup>2</sup> S                     |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 20          | I <sup>2</sup> S                     |
| 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 24          | I <sup>2</sup> S                     |
| 0  | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 16          | Left-justified                       |
| 0  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 20          | Left-justified                       |
| 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 24          | Left-justified                       |

### System Control Register 2 (0x05)

When bit D6 is set low, the system exits all channel shutdown and starts playing audio; otherwise, the outputs are shut down (hard mute).

Table 7. System Control Register 2 (0x05)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                      |
|----|----|----|----|----|----|----|----|-----------------------------------------------|
| 0  | -  | -  | -  | -  | -  | -  | -  | Reserved                                      |
| -  | 1  | -  | -  | -  | -  | -  | -  | Enter all channel shut down (hard mute)       |
| -  | 0  | -  | -  | -  | -  | -  | -  | Exit all channel shut down (Normal operation) |
| -  | -  | 0  | 0  | 0  | 0  | 0  | 0  | Reserved                                      |

### Soft Mute Register (0x06)

Writing a 1 to any of the following bits sets the output of the respective channel to 50% duty cycle (soft mute).

Table 8. Soft Mute Register (0x06)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION               |
|----|----|----|----|----|----|----|----|------------------------|
| -  | -  | -  | -  | -  | -  | -  | 1  | Soft mute channel 1    |
| -  | -  | -  | -  | -  | -  | -  | 0  | Soft un-mute channel 1 |
| -  | -  | -  | -  | -  | -  | 1  | -  | Soft mute channel 2    |
| -  | -  | -  | -  | -  | -  | 0  | -  | Soft un-mute channel 2 |
| 0  | 0  | 0  | 0  | 0  | 0  | -  | -  | Reserved               |



### Volume Registers (0x07, 0x08, 0x09)

Step size is 0.5 dB.

Master volume - 0x07 (default is mute)
Channel-1 volume - 0x08 (default is 0 dB)
Channel-2 volume - 0x09 (default is 0 dB)

Table 9. Volume Registers (0x07, 0x08, 0x09)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                      |
|----|----|----|----|----|----|----|----|-----------------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 24dB                                          |
| 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0dB                                           |
|    |    |    |    |    |    |    |    |                                               |
| 1  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | -78.5dB                                       |
| 1  | 1  | 0  | 0  | 1  | 1  | 1  | 0  | -79.0dB                                       |
| 1  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | Values between 0xCF and 0xFE are Reserved     |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | Bypass Volume Control(only for Register 0x07) |
| 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | MUTE (default for master volume)              |

### Master Fine Volume Register (0x0A)

This register can be used to provide precision tuning of master volume.

Table 10. Master Fine Volume Register (0x0A)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION |
|----|----|----|----|----|----|----|----|----------|
| -  | -  | -  | -  | -  | -  | 0  | 0  | 0dB      |
| -  | -  | -  | -  | -  | -  | 0  | 1  | 0.125dB  |
| -  | -  | -  | -  | -  | -  | 1  | 0  | 0.25dB   |
| -  | -  | -  | -  | -  | -  | 1  | 1  | 0.375dB  |
| 0  | 0  | 0  | 0  | 0  | 0  | -  | -  | Reserved |

### Volume Configuration Register (0x0E)

Bits Volume slew rate (Used to control volume change and MUTE ramp rates). These bits control the D2-D0: number of steps in a volume ramp. Volume steps occur at a rate that depends on the sample rate of the I2S data.

Table 11. Volume Control Register (0x0E)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0       | FUNCTION                 |  |
|----|----|----|----|----|----|----|----------|--------------------------|--|
| 1  | 0  | 0  | 1  | 0  | -  | -  | Reserved |                          |  |
| -  | -  | -  | -  | -  | 0  | 0  | 0        | Volume slew 512 steps    |  |
| -  | -  | -  | -  | -  | 0  | 0  | 1        | 1 Volume slew 1024 steps |  |
| -  | -  | -  | -  | -  | 0  | 1  | 0        | Volume slew 2048 steps   |  |
| -  | -  | -  | -  | -  | 0  | 1  | 1        | 1 Volume slew 256 steps  |  |
| -  | -  | -  | -  | -  | 1  | 0  | 0        | Reserved                 |  |

Rev. A.6 - Jan., 2013



Volume Configuration Register (0x0E) (Cont.)

Table 11. Volume Control Register (0x0E)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                   | FUNCTION |  |
|----|----|----|----|----|----|----|----------------------|----------|--|
| -  | -  | -  | -  | -  | 1  | 0  | 1 Reserved           |          |  |
| -  | -  | -  | -  | -  | 1  | 1  | 0                    | Reserved |  |
| -  | -  | -  | -  | -  | 1  | 1  | 1 Volume slew 0 step |          |  |

#### Modulation Limit Register (0x10)

Table 12. Modulation Limit Register (0x10)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | MODULATION LIMIT |
|----|----|----|----|----|----|----|----|------------------|
| -  | -  | -  | -  | -  | 0  | 0  | 0  | Reserved         |
| -  | -  | -  | -  | -  | 0  | 0  | 1  | 98.4%            |
| -  | -  | -  | -  | -  | 0  | 1  | 0  | 97.7%            |
| -  | -  | -  | -  | -  | 0  | 1  | 1  | 96.9%            |
| -  | -  | -  | -  | 1  | 1  | 0  | 0  | 96.1%            |
| -  | -  | -  | -  | ı  | 1  | 0  | 1  | 95.3%            |
| -  | -  | -  | -  | -  | 1  | 1  | 0  | 94.5%            |
| -  | -  | -  | -  | -  | 1  | 1  | 1  | 93.8%            |
| 0  | 0  | 0  | 0  | 0  | 1  | -  | 1  | Reserved         |

### Start/Stop Period Register (0x1A)

This register is used to control the soft-start and soft-stop period following an enter/exit all channel shut down command or change in the  $\overline{SD}$  state. This helps to reduce pops and clicks at start-up and shutdown. The times are only approximate and vary depending on device activity level and I<sup>2</sup>S clock stability.

Table 13. Start/Stop Period Register (0x1A)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                                        | D0 FUNCTION                               |  |
|----|----|----|----|----|----|----|-------------------------------------------|-------------------------------------------|--|
| 0  | 0  | 0  | -  | -  | -  | -  | -                                         | Reserved                                  |  |
| -  | -  | -  | 0  | 0  | -  | -  | -                                         | Reserved                                  |  |
| -  | -  | 1  | 0  | 1  | 0  | 0  | 0                                         | 16.5ms 50% duty cycle start/stop period   |  |
| -  | -  | -  | 0  | 1  | 0  | 0  | 1                                         | 23.9ms 50% duty cycle start/stop period   |  |
| -  | -  | -  | 0  | 1  | 0  | 1  | 0 31.4ms 50% duty cycle start/stop period |                                           |  |
| -  | -  | -  | 0  | 1  | 0  | 1  | 1                                         | 40.4ms 50% duty cycle start/stop period   |  |
| -  | -  | -  | 0  | 1  | 1  | 0  | 0                                         | 53.9ms 50% duty cycle start/stop period   |  |
| -  | -  | -  | 0  | 1  | 1  | 0  | 1                                         | 1 70.3ms 50% duty cycle start/stop period |  |
| -  | -  | -  | 0  | 1  | 1  | 1  | 0 94.2ms 50% duty cycle start/stop period |                                           |  |
| -  | -  | -  | 0  | 1  | 1  | 1  | 1                                         | 125.7ms 50% duty cycle start/stop period  |  |

Rev. A.6 - Jan., 2013



Start/Stop Period Register (0x1A) (Cont.)

Table 13. Start/Stop Period Register (0x1A)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                                         | FUNCTION                                    |  |
|----|----|----|----|----|----|----|--------------------------------------------|---------------------------------------------|--|
| -  | -  | -  | 1  | 0  | 0  | 0  | 0 164.6ms 50% duty cycle start/stop period |                                             |  |
| -  | -  | 1  | 1  | 0  | 0  | 0  | 1                                          | 239.4ms 50% duty cycle start/stop period    |  |
| -  | -  | -  | 1  | 0  | 0  | 1  | 0                                          | 314.2ms 50% duty cycle start/stop period    |  |
| -  | -  | -  | 1  | 0  | 0  | 1  | 1                                          | 403.9ms 50% duty cycle start/stop period    |  |
| -  | -  | -  | 1  | 0  | 1  | 0  | 0                                          | 538.6ms 50% duty cycle start/stop period    |  |
| -  | -  | -  | 1  | 0  | 1  | 0  | 1                                          | 703.4ms 50% duty cycle start/stop period    |  |
| -  | -  | -  | 1  | 0  | 1  | 1  | 0                                          | 942.5ms 50% duty cycle start/stop period    |  |
| -  | -  | -  | 1  | 0  | 1  | 1  | 1                                          | 1256.6ms 50% duty cycle start/stop period   |  |
| -  | -  | -  | 1  | 1  | 0  | 0  | 0                                          | 1728.1ms 50% duty cycle start/stop period   |  |
| -  | -  | -  | 1  | 1  | 0  | 0  | 1                                          | 2513.6ms 50% duty cycle start/stop period   |  |
| -  | -  | ı  | 1  | 1  | 0  | 1  | 0                                          | 3299.1ms 50% duty cycle start/stop period   |  |
| -  | -  | 1  | 1  | 1  | 0  | 1  | 1                                          | 4241.7ms 50% duty cycle start/stop period   |  |
| -  | -  | -  | 1  | 1  | 1  | 0  | 0                                          | 5655.6ms 50% duty cycle start/stop period   |  |
| -  | _  | ı  | 1  | 1  | 1  | 0  | 1                                          | 1 7383.7ms 50% duty cycle start/stop period |  |
| -  | -  | -  | 1  | 1  | 1  | 1  | 0                                          | 9897.3ms 50% duty cycle start/stop period   |  |
| -  | -  | =  | 1  | 1  | 1  | 1  | 0                                          | 13196.4ms 50% duty cycle start/stop period  |  |

### Input Multiplexer Register (0x20)

This register controls the modulation scheme (BD mode) as well as the routing of I<sup>2</sup>S audio to the internal channels.

Table 14. Input Multiplexer Register (0x20)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                |  |
|----|----|----|----|----|----|----|----|-------------------------|--|
| 0  | -  | -  | -  | -  | -  | -  | -  | Reserved                |  |
| 1  | -  | -  | -  | -  | -  | -  | -  | Channel 1 BD mode       |  |
| -  | 0  | 0  | 0  | -  | -  | -  | -  | SDIN-L to Channel 1     |  |
| -  | 0  | 0  | 1  | -  | -  | -  | -  | SDIN-R to Channel 1     |  |
| -  | 0  | 1  | 0  | -  | -  | -  | -  | Reserved                |  |
| -  | 0  | 1  | 1  | -  | -  | -  | -  | Reserved                |  |
| -  | 1  | 0  | 0  | -  | -  | -  | -  | Reserved                |  |
| -  | 1  | 0  | 1  | -  | -  | -  | -  | Reserved                |  |
| -  | 1  | 1  | 0  | -  | -  | -  | -  | Ground (0) to channel 1 |  |
| -  | 1  | 1  | 1  | -  | -  | -  | -  | Reserved                |  |
| -  | -  | -  | -  | 0  | -  | -  | -  | Reserved                |  |
| -  | -  | -  | -  | 1  | -  | -  | -  | Channel-2 BD mode       |  |
| -  | -  | -  | -  | -  | 0  | 0  | 0  | SDIN-L to Channel 2     |  |
| -  | -  | -  | -  | -  | 0  | 0  | 1  | SDIN-R to Channel 2     |  |



Input Multiplexer Register (0x20) (Cont.)

Table 14. Input Multiplexer Register (0x20)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                |  |
|----|----|----|----|----|----|----|----|-------------------------|--|
| -  | -  | -  | -  | -  | 0  | 1  | 0  | Reserved                |  |
| -  | -  | -  | -  | -  | 0  | 1  | 1  | Reserved                |  |
| -  | -  | -  | -  | -  | 1  | 0  | 0  | 0 Reserved              |  |
| -  | -  | -  | -  | -  | 1  | 0  | 1  | Reserved                |  |
| -  | -  | -  | -  | -  | 1  | 1  | 0  | Ground (0) to channel 2 |  |
| -  | -  | -  | -  | -  | 1  | 1  | 1  | 1 Reserved              |  |

### Pwm Output Mux Register (0x25)

This DAP output mux selects which internal PWM channel is output to the external pins. Any channel can be output to any external output pin.

Bits D7-D6: Selects which PWM channel is output to OUT\_A

Bits D5-D4: Selects which PWM channel is output to OUT\_B

Bits D3-D2: Selects which PWM channel is output to OUT\_C

Bits D1-D0: Selects which PWM channel is output to OUT\_D

Note that channels are enclosed so that channel 1=0x00, channel 2=0x01, channel 1=0x02, and channel 2=0x03.

Table 15. PWM Output Mux Register (0x25)

| D7       | D6      | D5      | D4      | D3        | D2        | D1                    | D0                             | D0 FUNCTION                                                                                                                                          |  |
|----------|---------|---------|---------|-----------|-----------|-----------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0        | 0       | -       | -       | -         | -         | -                     | - Multiplex channel 1 to OUT_A |                                                                                                                                                      |  |
| 0        | 1       | -       | -       | -         | -         | -                     | -                              | Multiplex channel 2 to OUT_A                                                                                                                         |  |
| 1        | 0       | -       | -       | -         | ı         | -                     | -                              | Multiplex channel 1 to OUT_A                                                                                                                         |  |
| 1        | 1       | -       | -       | -         | ı         | -                     | -                              | Multiplex channel 2 to OUT_A                                                                                                                         |  |
| -        | -       | 0       | 0       | -         | -         | -                     | -                              | Multiplex channel 1 to OUT_B                                                                                                                         |  |
| -        | -       | 0       | 1       | -         | -         | -                     | -                              | Multiplex channel 2 to OUT_B                                                                                                                         |  |
| -        | -       | 1       | 0       | -         | i         | -                     | -                              | Multiplex channel 1 to OUT_B                                                                                                                         |  |
| -        | -       | 1       | 1       | -         | i         | -                     | -                              | Multiplex channel 2 to OUT_B                                                                                                                         |  |
|          | _       |         |         |           |           |                       |                                |                                                                                                                                                      |  |
| l        |         |         |         |           |           |                       |                                |                                                                                                                                                      |  |
| D7       | D6      | D5      | D4      | D3        | D2        | D1                    | D0                             | FUNCTION                                                                                                                                             |  |
| D7<br>-  | D6<br>- | D5<br>- | D4<br>- | <b>D3</b> | <b>D2</b> | D1<br>-               | D0<br>-                        | FUNCTION  Multiplex channel 1 to OUT_C                                                                                                               |  |
| <u> </u> |         |         |         |           |           |                       |                                |                                                                                                                                                      |  |
| -        | -       | -       |         | 0         | 0         | -                     | -                              | Multiplex channel 1 to OUT_C                                                                                                                         |  |
| -        | -       | -       | -       | 0         | 0         | -                     | -                              | Multiplex channel 1 to OUT_C  Multiplex channel 2 to OUT_C                                                                                           |  |
| -        | -       | -       | -       | 0 0 1     | 0 1 0     | -                     | -                              | Multiplex channel 1 to OUT_C  Multiplex channel 2 to OUT_C  Multiplex channel 1 to OUT_C                                                             |  |
| -        | -       | -       | -       | 0 0 1 1   | 0 1 0 1   | -                     | -                              | Multiplex channel 1 to OUT_C  Multiplex channel 2 to OUT_C  Multiplex channel 1 to OUT_C  Multiplex channel 2 to OUT_C                               |  |
| -        |         |         |         | 0 0 1 1 - | 0 1 0 1 - | -<br>-<br>-<br>-<br>0 | -<br>-<br>-<br>-<br>0          | Multiplex channel 1 to OUT_C  Multiplex channel 2 to OUT_C  Multiplex channel 1 to OUT_C  Multiplex channel 2 to OUT_C  Multiplex channel 1 to OUT_D |  |



### **Over-Current (OC) Protection With Current-Limiting**

The device has independent, fast-reacting current detectors on all high-side and low-side power-stage FETs. The detector outputs are closely monitored by two protection systems. The first protection system controls the power stage in order to prevent the output current further increasing, i.e., it performs a cycle-by-cycle current-limiting function, rather than prematurely shutting down during combinations of high-level music transients and extreme speaker load impedance drops. If the high-current condition situation persists, i.e., the power stage is being overloaded, a second protection system triggers a latching shutdown, resulting in the power stage being set in the high-impedance (Hi-Z) state. The device returns to normal operation once the fault condition (i.e., a short-circuit on the output) is removed. Current-limiting and overcurrent protection are not independent for half-bridges.

That is, if the bridge-tied load between half-bridges A and B causes an overcurrent fault, half-bridges A, B, C, and D are shut down.

#### **Over-Temperature Protection**

The APA3160A has over-temperature protection system. If the device junction temperature exceeds 150°C (nominal), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z) state and FAULT being asserted low. The APA3160A recovers automatically once the temperature drops approximately 30°.

#### Under-Voltage Protection (UVP) and Power-On-Reset (POR)

The UVP and POR circuits of the APA3160A fully protect the device in any power-up/down and brownout situation. While powering up, the POR circuit resets the overload circuit (OLP) and ensures that all circuits are fully operational when the PVDD and AVDD supply voltages reach 7.6V and 2.7V, respectively. Although PVDD and AVDD are independently monitored, a supply voltage drop below the UVP threshold on AVDD or either PVDD pin results in all half-bridge outputs immediately being set in the high-impedance (Hi-Z) state and ERROR being asserted low.





Layout Recommendation





**TQFP7X7-48 Land Pattern Recommendation** 





PCB Referance (Top Layer)





PCB Referance (Bottom Layer)



## **Package Information**

### TQFP7x7-48P



| Ş      |        | TQFP7  | x7-48P    |       |  |  |
|--------|--------|--------|-----------|-------|--|--|
| SYMBOL | MILLIN | IETERS | INCHES    |       |  |  |
| P 6    | MIN.   | MAX.   | MIN.      | MAX.  |  |  |
| Α      |        | 1.20   |           | 0.047 |  |  |
| A1     | 0.05   | 0.15   | 0.002     | 0.006 |  |  |
| A2     | 0.95   | 1.05   | 0.037     | 0.041 |  |  |
| b      | 0.17   | 0.27   | 0.007     | 0.011 |  |  |
| С      | 0.09   | 0.20   | 0.004     | 0.008 |  |  |
| D      | 8.80   | 9.20   | 0.346     | 0.362 |  |  |
| D1     | 6.90   | 7.10   | 0.272     | 0.280 |  |  |
| D2     | 3.00   | 5.50   | 0.118     | 0.177 |  |  |
| E      | 8.80   | 9.20   | 0.346     | 0.362 |  |  |
| E1     | 6.90   | 7.10   | 0.272     | 0.280 |  |  |
| E2     | 3.00   | 5.50   | 0.118     | 0.177 |  |  |
| е      | 0.50   | BSC    | 0.020 BSC |       |  |  |
| L      | 0.45   | 0.75   | 0.018     | 0.030 |  |  |
|        | 0°     | 7°     | 0°        | 7°    |  |  |

Note: 1. Followed from JEDEC MS-026 ABC.

 Dimension "D1" and "E1" do not include mold protrusions.
 Allowable protrusions is 0.25 mm per side. "D1" and "E1" are maximun plasticbody size dimensions including mold mismatch.



# **Carrier Tape & Reel Dimensions**



| Application | Α                 | Н                  | T1                 | С                  | d        | D                 | W                  | E1                 | F                 |
|-------------|-------------------|--------------------|--------------------|--------------------|----------|-------------------|--------------------|--------------------|-------------------|
|             | 330.0 ₤.00        | 50 MIN.            | 16.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 16.0 <b>±</b> 0.30 | 1.75 <b>±</b> 0.10 | 7.5 <b>±</b> 0.10 |
| TQFP7x7-48P | P0                | P1                 | P2                 | D0                 | D1       | T                 | A0                 | В0                 | K0                |
|             | 4.0 <b>±</b> 0.10 | 12.0 <b>±</b> 0.10 | 2.0 <b>±</b> 0.10  | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 9.4 <b>±</b> 0.20  | 9.4 <b>±</b> 0.20  | 1.8 <b>±</b> 0.20 |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TQFP7x7-48P  | Tape & Reel | 2500     |



## **Taping Direction Information**

TQFP7x7-48P



## **Classification Profile**





### **Classification Reflow Profiles**

| Profile Feature                                                                                                                                           | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
| Preheat & Soak Temperature min (T <sub>smin</sub> ) Temperature max (T <sub>smax</sub> ) Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> ) | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> )                                                                                               | 3 °C/second max.                   | 3 °C/second max.                   |
| Liquidous temperature (T <sub>L</sub> ) Time at liquidous (t <sub>L</sub> )                                                                               | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (Tp)*                                                                                                                       | See Classification Temp in table 1 | See Classification Temp in table 2 |
| Time (t <sub>P</sub> )** within 5°C of the specified classification temperature (T <sub>c</sub> )                                                         | 20** seconds                       | 30** seconds                       |
| Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> )                                                                                             | 6 °C/second max.                   | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                                                                             | 6 minutes max.                     | 8 minutes max.                     |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br><sup>3</sup> 350 |
|----------------------|--------------------------------|--------------------------------------------|
| <2.5 mm              | 235 °C                         | 220 °C                                     |
| ≥2.5 mm              | 220 °C                         | 220 °C                                     |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package         | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------------|------------------------|------------------------|------------------------|
| Thickness       | <350                   | 350-2000               | >2000                  |
| <1.6 mm         | 260 °C                 | 260 °C                 | 260 °C                 |
| 1.6 mm – 2.5 mm | 260 °C                 | 250 °C                 | 245 °C                 |
| ≥2.5 mm         | 250 °C                 | 245 °C                 | 245 °C                 |

## **Reliability Test Program**

| Test item     | Method             | Description                            |
|---------------|--------------------|----------------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                           |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ T <sub>j</sub> =125°C |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C           |
| TCT           | JESD-22, A104      | 500 Cycles, -65°C~150°C                |
| НВМ           | MIL-STD-883-3015.7 | VHBM 2KV                               |
| MM            | JESD-22, A115      | VMM 200V                               |
| Latch-Up      | JESD 78            | 10ms, 1 <sub>tr</sub> 100mA            |

Copyright © ANPEC Electronics Corp.

<sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum.



### **Customer Service**

### **Anpec Electronics Corp.**

Head Office:

No.6, Dusing 1st Road, SBIP,

Hsin-Chu, Taiwan Tel: 886-3-5642000 Fax: 886-3-5642050

### Taipei Branch:

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan

Tel: 886-2-2910-3838 Fax: 886-2-2917-3838