

# 8K X 8 Electrically Erasable PROM

### **FEATURES**

- Fast Read Access Times — 250ns, 300ns, 350ns, 450ns
- 5 Volt-only Operation Including Write
- Industrial Temperature Range Available (XLE2864A)
- Fast Nonvolatile Write Cycle
  - Internally Latched Data and Address
  - 200ns Byte-load Cycle
  - 10ms (max.) Nonvolatile Write Cycle
  - Automatic Érase Before Write
- On-chip Inadvertent Write Protection
- Unlimited Read Cycle Endurance
- 10,000 Rewrites per Byte
- 10 Year Secure Data Retention
- DATA Polling To Minimize Write Cycle Times
- Automatic Page Write
   1 to 32 bytes in 10ms (max.)
- TTL Compatible Inputs and Outputs
- JEDEC Approved Byte Wide Memory Pinout

#### OVERVIEW

The XL2864A is a full-featured, 8K x 8 bit  $E^2PROM$  (Electrically Erasable Programmable Read Only Memory). Operationally, it is compatible with industry standard 16K bit  $E^2PROM$  devices. Read access times are as low as 250ns; standby current, less than 50mA. The device is fully functional with a single 5V power supply, and the XL2864A is manufactured with EXEL's  $1.5\mu$  NMOS  $E^2PROM$  process.

The device is exceptionally system friendly, incorporating a device status indicator and a fully automatic 32-byte page write feature. DATA polling is provided to maximize device versatility and allow the host system to exploit the actual nonvolatile write cycle time. This is a software technique which is used to observe nonvolatile write cycle completion without requiring external hardware.

# **PIN CONFIGURATION**



# Small Outline Type "J" Package



### 32 Pin PLCC Type "D" Package



## PIN NAMES

| A <sub>0</sub> -A <sub>10</sub><br>I/O <sub>0</sub> -I/O <sub>7</sub><br>CE<br>OE<br>WE | Chip Enable<br>Output Enable<br>Write Enable |
|-----------------------------------------------------------------------------------------|----------------------------------------------|
| WE                                                                                      | Write Enable                                 |
| Vcc                                                                                     | Supply Voltage                               |
| Vss                                                                                     | Power and Signal Ground                      |
| NC                                                                                      | No Connect                                   |

PARALLEL 3 P'DCTS



### **BLOCK DIAGRAM**



The automatic page write feature allows the system to program up to 32 bytes during a single nonvolatile write cycle, providing an effective write speed of at most 312µs/byte. The entire 8K byte memory may be programmed in a maximum of 2.6 seconds when the page write mode is employed.

The XL2864A features VCC lockout, OE write inhibit logic and noise protected WE to inhibit inadvertent writes.

The XL2864A is compatible with industrial standard 8K x 8 E<sup>2</sup>PROMS—its pinouts and operating modes conform to established standards. This compatibility extends to higher and lower density EXEL E<sup>2</sup>PROMS as well.

#### **APPLICATIONS**

The XL2864A provides secure and reliable data storage thoughout your systems lifetime both during periods of power on and power off. It may be written to through standard microprocessor protocols as if it were a Static RAM, yet retains its data in the absence of system power for at least 10 years after the data is written. This flexibility has resulted in a wide variety of digital system applications.

The nonvolatile storage in the XL2864A replaces dip switches as a means of storing configuration data. It delivers firmware for booting up systems, and for operating industrial and process controllers, traffic controllers, robotics and telemetry, measuring instruments and appliance controls. It retains phone numbers and messages in facsimile machines. The XL2864A is ideal in applications that

are self-adapting such as video games and systems that require automatic re-calibration, as well as those that are subject to power failures.

#### **ENDURANCE and DATA RETENTION**

The XL2864A is designed for applications requiring up to 10,000 data writes per E<sup>2</sup>PROM byte ensuring a guaranteed endurance of 20 million data changes per device. It provides 10 years of secure data retention, with or without power applied after the data is written.

The latches in the automatic page write buffer include corresponding flag bits which are set when a given page location is written. In the event that a nonvolatile write cycle occurs with less than 32-bytes of data, only those bytes in the E²PROM array corresponding to the locations in the buffer which were actually written will be reprogrammed. This feature eliminates unnecessary cycling and ensures maximum endurance. This is in contrast to some competing E²PROM devices which reprogram the full page of nonvolatile locations independent of the number of page latches actually written to. This wastes cell cycles and may substantially reduce device endurance and, consequently, system reliability.

### **DEVICE OPERATION**

Three control pins ( $\overline{CE}$ ,  $\overline{OE}$  and  $\overline{WE}$ ) select all standard, user operating modes for the XL2864A. Chip erase (typically executed during test procedures) requires a higher supply voltage on one input pin. This conforms with existing E<sup>2</sup>PROM standards.

#### Read Mode

Data is read from the XL2864A by bringing both  $\overline{CE}$  and  $\overline{OE}$  LOW while keeping  $\overline{WE}$  HIGH. With the read mode selected, address lines can be changed at any time, in any order to read data at various locations in the  $E^2$ PROM array. Read access time is measured from the time when the final controlling line ( $\overline{CE}$  or  $\overline{OE}$ ) goes LOW, or the time when the address is established.

The device can be read an unlimited number of times, because the stored charge that defines the bit state is not affected by a read cycle. (See Figure 2.)

### **Output Disable Mode**

If, while in the read mode,  $\overline{OE}$  is brought HIGH, the device remains in the read mode, but with the outputs disabled. (I/O pins are in a high impedance state.)

### Write Mode

In the XL2864A, the write cycle is initiated by applying a logical "0" to both  $\overline{WE}$  and  $\overline{CE}$  while  $\overline{OE}$  is logical "1." The address inputs are latched into the device on the falling edge of  $\overline{WE}$  or  $\overline{CE}$  (whichever is last) to specify the address that is to be written. Data on the I/O pins is then latched into the device by bringing either  $\overline{WE}$  or  $\overline{CE}$  HIGH. Both address and data are latched in a brief 150ns interval using a 5V supply and TTL write signals.

Once the data is latched, the XL2864A will automatically erase the selected byte and write the new data in less than 10ms. The host system is therefore freed to proceed with other operations while the XL2864A autonomously executes its internal write cycle. The I/O pins will be in a high impedance state while the write operation is in progress with the exception of I/O7 if a read command is asserted. (See Monitoring Device Status in the next column of this page.) (See Figures 3 and 4.)

#### Standby Mode

Whenever CE is brought HIGH, the device is set into its standby mode, placing the I/O pins in a high impedance state. Standby power dissipation is less than 50mA. While CE remains HIGH, all other input pins are disabled, insulating the device from activity on the system busses.

# Chip Erase — High Voltage Mode

The chip erase mode allows the user to erase the entire E<sup>2</sup>PROM array with a single command. The method requires the application of high voltage (VH) on the  $\overline{OE}$  pin, with  $\overline{CE}$  at a logical "0." Chip erase is initiated by a standard byte write command while holding data on the I/O pins high. A byte containing all "1's" is automatically written to all locations in the E<sup>2</sup>PROM array. (Refer to Mode Selection chart.)

### MONITORING DEVICE STATUS

Because the internal nonvolatile write cycle is completely managed by the XL2864A, a status indicator has been incorporated to provide for the host system to monitor the READY/BUSY status of the device. This is accomplished through a system software routine which simply re-reads the XL2864A until it determines a simple logical condition.

### DATA Polling

The XL2864A provides a feature named DATA polling which enables the host system to determine the status of the device through the use of the system busses. No additional hardware is required. Any attempt to read the part while the XL2864A is busy executing its nonvolatile write cycle will be interpreted as a DATA polling read. This is performed by exercising the control pins in the same sequence as for a normal read. DATA polling cycles have no effect on the byte-load timer, contents of the data buffer or nonvolatile write cycle timing.

DATA polling is a simple software technique used to determine the status of the XL2864A. It is executed as a normal read cycle where the target byte location is the same as that of the byte last written to the XL2864A. During the 10ms (max.) period that the device requires to complete its nonvolatile write cycle, the I/O buffers are set in a high impedance state with the exception of I/O7. I/O7 is set to output the complement of the value of the MSB of the last byte written to the XL2864A when a read command is asserted. (See Figure 5.)

### MODE SELECTION

| ĈĒ  | ŌĒ              | WE  | MODE                       | I/O                               | POWER   |
|-----|-----------------|-----|----------------------------|-----------------------------------|---------|
| VIH | Х               | Х   | Standby                    | High Z                            | Standby |
| ۷ıL | VIL             | VIH | Read                       | Dout                              | Active  |
| VIL | V <sub>IH</sub> | 5   | Byte Write (WE Controlled) | DIN                               | Active  |
| 5   | ViH             | VIL | Byte Write (CE Controlled) | DiN                               | Active  |
| VIL | VH              | 5   | Chip Erase*                | D <sub>IN</sub> = V <sub>IH</sub> | Active  |
| X   | VIL             | Х   | Write Inhibit              | _                                 | -       |

<sup>\*</sup>Contact EXEL Microelectronics for details on the Chip Erase Mode

PARALLEL

3
PIDCIS





### DATA POLLING SUBROUTINE

The READY/BUSY test procedure is quite simple. The system simply reads the location last written to in the XL2864A and executes a compare operation between the data thus retrieved and the original data byte written. If the compare fails, the XL2864A is still busy with its nonvolatile write cycle. If the compare passes, the nonvolatile write cycle is complete and the device is available for read or write accesses.

This procedure is commonly used to determine the actual nonvolatile write cycle completion timing, eliminating the need to wait the 10ms (max.) period specified and enabling accelerated device loading operations.

### **Automatic Page Write**

The XL2864A contains a 32-byte temporary (volatile) buffer which allows the user to simultaneously program from one to 32 bytes in a page during a single 10ms (max.) nonvolatile write cycle without any special setup or software procedures. This can effectively reduce the byte write time by a factor of 32. The device will begin its nonvolatile write cycle from 300 to 600µs (tpL) after the first system write operation following the completion of a previous

nonvolatile write cycle (or power-up). At this point, the device commences a nonvolatile write cycle and copies data from each of the latches which were updated into the designated E<sup>2</sup>PROM locations (see Endurance and Data Retention section). Thus, all bytes to be programmed during an automatic page write cycle must be written into the page buffer within tpL minimum to guarantee that they are transferred into the E<sup>2</sup>PROM array. (See Figure 6.)

The 32-byte page into which the data will be written is specified by the most significant bits of the address (A5-A12) presented during the first system write operation following the completion of a previous nonvolatile write cycle (or power-up). The byte within the specified page is identified by the five least significant bits of the address (A0-A4) presented during the first and subsequent system write cycles. Bytes may be written into the page in any order. If data is written more than once to the same byte in the temporary buffer during a single page load operation, then the most recently written data will be valid.

If a read operation is attempted during loading of the page buffer, the buffer load cycle is not affected. However, that read cycle will be interpreted as a DATA polling cycle.

### WRITE PROTECT MECHANISMS

The XL2864A features several integrated mechanisms to protect it from inadvertent writes that might occur during system power supply transitions or periods of system noise. In addition to the user-controlled protection mechanisms, the following specialized circuits are built in.

#### OE Write Inhibit

If  $\overline{OE}$  is brought LOW before the  $\overline{CE}$  and  $\overline{WE}$  write command sequence, the internal nonvolatile write cycle will be inhibited. See the Mode Selection Table on page 3. In addition to the user-controlled protection mechanisms, the following specialized circuits are built in.

### Vcc Lockout

The XL2864A has a specialized power supply monitor circuit integrated to protect the device from inadvertent write commands asserted by the system during low VCC conditions. This circuitry constantly evaluates the power supply voltage level applied to the XL2864A and actively inhibits the initiation of nonvolatile write cycles if the applied supply voltage falls below Vwi. This circuitry does not abort nor affect nonvolatile write cycles already in progress yet inhibits new cycles from being initiated.

### **Noise Protection**

Write pulses of less than 20ns duration on the  $\overline{WE}$  pin will not initiate nonvolatile write cycles.



# **ABSOLUTE MAXIMUM RATINGS**

| Temperature under bias          | 55°C to +125°C |
|---------------------------------|----------------|
| Storage temperature             |                |
| Voltage on any pin (except OE)* | 1.0V to +6.0V  |
| Voltage on OE pin*              | 1.0V to +22.0V |
| DC output current               |                |
| *With respect to ground         |                |

NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

Although this product includes specific circuitry to protect it from electrostatic discharge, conventional precautions should be taken to protect it from any voltages higher than the rated maxima.



### DC CHARACTERISTICS

 $T_A = 0$ °C to +70°C or -40°C to +85°C,  $V_{CC} = 5V\pm5$ %

| Symbol          | Parameter                                         | Min. | Max.                  | Units | Test Conditions                                                             |
|-----------------|---------------------------------------------------|------|-----------------------|-------|-----------------------------------------------------------------------------|
| Icc             | V <sub>CC</sub> Current-Active                    |      | 110                   | mA    | CE = OE = V <sub>IL</sub><br>I/O's = open<br>Other Inputs = 5.25V           |
| I <sub>SB</sub> | V <sub>CC</sub> Current-Standby                   |      | 50                    | mA    | CE = V <sub>IH</sub> OE = V <sub>IL</sub> I/O's = open Other Inputs = 5.25V |
| LI              | Input Leakage Current                             | -10  | 10                    | μA    | V <sub>IN</sub> = 0 to 5.25V                                                |
| l <sub>LO</sub> | Output Leakage Current                            | -10  | 10                    | μΑ    | V <sub>OUT</sub> = 0 to 5.25V                                               |
| V <sub>IL</sub> | Input Low Voltage                                 | -0.5 | 0.8                   | ٧     |                                                                             |
| V <sub>IH</sub> | Input High Voltage                                | 2.0  | V <sub>CC</sub> + 0.5 | ٧     |                                                                             |
| VH              | High Voltage for Chip Erase                       | 15   | 18                    | V     |                                                                             |
| VOL             | Output Low Voltage                                |      | 0.4                   | ٧     | I <sub>OL</sub> = 2.1 mA                                                    |
| V <sub>OH</sub> | Output High Voltage                               | 2.4  |                       | ٧     | I <sub>OH</sub> = -400 μA                                                   |
| V <sub>WI</sub> | V <sub>CC</sub> Trip Voltage for Write Protection | 4.0  | 4.5                   | ٧     |                                                                             |

### **CAPACITANCE**

 $T_{A}$ = +25°C, f = 1.0 MHz

| Symbol | Test                     | Max. | Units | Test Conditions       |
|--------|--------------------------|------|-------|-----------------------|
| C NO   | Input/Output Capacitance | 10   | ρF    | V <sub>I/O</sub> = 0V |
| CIN    | Input Capacitance        | 6    | pF    | V <sub>IN</sub> = 0V  |



# **AC OPERATING CHARACTERISTICS**

**READ CYCLE** (See Figure 2)

 $T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C or } -40^{\circ}\text{C to } +85^{\circ}\text{C}, V_{CC} = 5\text{V}\pm5\%$ 

|                 |                                    |      | 4A-250<br>nits |      | 2864A-300 XL2864A-350<br>Limits Limits |      |      | XL2864A-450<br>Limits |      |       |  |
|-----------------|------------------------------------|------|----------------|------|----------------------------------------|------|------|-----------------------|------|-------|--|
| Symbol          | Parameter                          | Min. | Max.           | Min. | Max.                                   | Min. | Max. | Min.                  | Max. | Units |  |
| tRC             | Read Cycle Time                    | 250  |                | 300  |                                        | 350  |      | 450                   |      | ns    |  |
| taa             | Address Access Time                |      | 250            |      | 300                                    |      | 350  |                       | 450  | ns    |  |
| t <sub>CE</sub> | Chip Enable Access Time            |      | 250            |      | 300                                    |      | 350  |                       | 450  | ns    |  |
| toE             | Output Enable Access Time          |      | 80             |      | 80                                     |      | 120  |                       | 150  | ns    |  |
| t <sub>LZ</sub> | Chip Enable to Output in Low Z     | 10   |                | 10   |                                        | 10   |      | 10                    |      | ns    |  |
| tHZ             | Chip Disable to Output in High Z   | 10   | 80             | 10   | 80                                     | 10   | 100  | 10                    | 100  | ns    |  |
| tolz            | Output Enable to Output in Low Z   | 10   |                | 10   |                                        | 10   |      | 10                    |      | ns    |  |
| tonz            | Output Disable to Output in High Z | 10   | 80             | 10   | 80                                     | 10   | 100  | 10                    | 100  | ns    |  |
| tон             | Output Hold from Address Change    | 20   |                | 20   |                                        | 20   |      | 20                    |      | ns    |  |

WRITE CYCLE (See Figures 3 and 4)

 $T_A = 0^{\circ}\text{C}$  to +70°C or -40°C to +85°C,  $V_{CC} = 5\text{V}\pm5\%$ 

| Symbol           | Parameter                              | Min. | Max. | Units |
|------------------|----------------------------------------|------|------|-------|
| twc              | Nonvolatile Write Cycle Time           |      | 10   | ms    |
| tas              | Address Setup Time                     | 10   |      | ns    |
| t <sub>AH</sub>  | Address Hold Time                      | 125  |      | ns    |
| tcs              | Chip Enable or Write Enable Setup Time | 0    |      | ns    |
| t <sub>CH</sub>  | Chip Enable or Write Enable Hold Time  | 0    |      | ns    |
| tcw              | Chip Enable Pulse Width                | 150  |      | ns    |
| toes             | Output Enable Setup Time               | 10   |      | ns    |
| t <sub>OEH</sub> | Output Enable Hold Time                | 10   |      | ПŜ    |
| twp*             | Write Enable Pulse Width               | 150  |      | ns    |
| twpH             | Write Recovery Time                    | 50   |      | ns    |
| t <sub>DV</sub>  | Data Valid Time                        | 50   |      | ns    |
| tos              | Data Setup Time                        | 50   |      | ns    |
| tрн              | Data Hold Time                         | 10   |      | ns    |
| tpL              | Page Load Time                         | 300  | 600  | μs    |
| tBLC             | Byte Load Cycle                        | 0.2  | 25   | μs    |

<sup>\*</sup> NOTE: A write pulse of less than 20ns will not initiate a write cycle.





















