**ADS807 ADS808** # 12-Bit Resolution Sampling A/D CONVERTER WITH MICROPROCESSOR INTERFACE ## **FEATURES** - 100ksps SAMPLING RATE - DC SPECS: 1/2LSB Integral Linearity Error 1 LSB Differential Linearity Error - AC SPECS: 82dB Spurious-Free Dynamic Range 72dB Signal-to-Noise Ratio 80dB Total Harmonic Distortion 75dB Two-Tone Intermodulation Distortion - INTERNAL SAMPLE/HOLD, REFERENCE & CLOCK - PIN COMPATIBLE WITH INDUSTRY STANDARD ADC574, ADC674, ADC774 A/D CONVERTERS - POWER DISSIPATION: 660mW - 28-PIN CERAMIC DIP # **APPLICATIONS** - HIGH SPEED DATA ACQUISITION - SPECTRUM ANALYSIS - SPEECH SYNTHESIS AND RECOGNITION - DSP PROCESS AND MOTION CONTROL 9.1 **ADS807/808** ## DESCRIPTION ADS807 and ADS808 are complete 12-bit sampling A/D converters. Each contain a sample/hold and a successive approximation A/D converter with a buried zener reference, clock, and 574/674/774-type microprocessor interface. ADS807 analog input pins can be connected for 0V to +10V or $\pm 5$ V analog input ranges. ADS808 has a $\pm 10$ V analog input range. The sample/hold has a 1.5 $\mu$ s max acquisition time to $\pm 0.01\%$ for a full scale input step change. Aperture Time is 25ns and Aperture Uncertainty is 300ps. The A/D converter alone converts in $8\mu$ s max. DC performance is completely specified. 11-bit (J and S grades) and 12-bit (K and T grades) integral linearity grades are available. AC performance is completely characterized: total harmonic distortion, intermodulation distortion, signal-to-noise ratio and spurious-free dynamic range at the rated 100ksps sampling rate. ADS807/808s are packaged in a 28-pin side-braze, hermetic, double-wide ceramic DIP and are specified over 0°C to +70°C, and -55°C to +125°C temperature ranges. ADS807/808s are excellent single-package replacements for A/Dconverters that use the industry standard 574A/674A/774 pinout along with a separate sample/hold. # **SPECIFICATIONS** #### **ELECTRICAL** $T_{s} = +25^{\circ}\text{C}$ . Sampling Frequency: $f_{s} = 100\text{kHz}$ , $+V_{cc} = +15\text{V}$ , $-V_{cc} = -15\text{V}$ , $V_{op} = +5\text{V}$ . | 1 | ADS807/808JH | | ADS807/808KH | | AD\$807/808RH | | | ADS807/808SH | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|----------------------------------------------------------------------------------|-----|---------------|------------------------------------------------------------------|-----|--------------|-------------------------------------------------------------------|-----|-----|------------------------------------------------------------------------------------|-------------------------------------------------------| | PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | RESOLUTION | | | 12 | | | • | | | • | | | • | BITS | | INPUT | | | - | | | | | | | | | | | | ANALOG INPUT<br>Voltage Range (1)<br>ADS807 | 0 t | o +10V. ± | :5V | | | | | • | | | | 1 | V | | ADS808<br>Impedance<br>Bias Current<br>At T <sub>V.N</sub> or T <sub>MAX</sub> | 100 | ±10V<br>150 | ±400<br>±400 | | : | : | • | : | | • | : | • | V<br>MΩ<br>nA<br>nA | | DIGITAL INPUTS (Over | | re Range | 3) | | | | | | | | | | | | Logic Levels (TTL Compa<br>$V_{\tau_{\tau}}$<br>$V_{\tau_{\tau}}$<br>$I_{\eta_{\tau}}(V_{\tau} = +0.4V)$<br>$I_{\eta_{\tau}}(V = +2.7V)$ | -1.0<br>-2.0<br>-5 | | +0.8<br>+5.5<br>+5 | • | | : | • | | : | | | : | ν<br>ν<br>μΑ<br>μΑ | | DC ACCURACY Full Scale Error (a) 3- Tw, to Twx 3- Integral Linearity Error Twx to Twx Differential Linearity Error No Missing Codes Resolu Twx to Twx Unipolar Zero (ADS807) Twx, to Twx Bipolar Zero Twx to Twx Power Supply Sensitivity Change in Full-Scale C +14.5 < +Vcc < +16.5 -16.5 < -Vcc < -14.5 +4.5 < Vos < +5.5 | ution | ±0.3 | ±0.5<br>±0.024<br>±0.024<br>±1.024<br>±11<br>±3<br>±2<br>±10<br>±2<br>1.0<br>0.5 | | - | ±0.4<br>±0.012<br>±0.012<br>±0.012<br>12<br>12<br>±1<br>±5<br>±1 | | - | ±0.8<br>±0.024<br>±0.024<br>±0.024<br>11<br>11<br>±3<br>±10<br>±4 | | • | ±0.6<br>±0.012<br>±0.012<br>±0.012<br>12<br>12<br>±2<br>±2<br>±2<br>±2<br>±5<br>±2 | % % FSR (4) % FSR % FSR Bits Bits LSB LSB LSB LSB LSB | | AC CHARACTERISTICS Spurious-free Dynamic R $f_{\infty} = 10.7 \text{kHz} (-0.5 \text{dB})$ Total Harmonic Distotron $f_{\infty} = 10.7 \text{kHz} (-0.5 \text{dB})$ Two-tone Intermodulation $f_{\infty} = 24.4 \text{kHz} (-6.5 \text{dB})$ | lange (SFI<br>n (THD)<br>n Distortion | 82<br>80<br>1 (IMD) 1 | (-6.5dB) | İ | | | | | | | | | dB<br>dB | | ADS807<br>ADS808 | | 75<br>72 | | | : | | | : | | | | | dB<br>dB | # SPECIFICATIONS (CONT) ELECTRICAL $T_A = +25$ °C. Sampling Frequency: $f_S = 100$ kHz, $+V_{cc} = +15$ V, $-V_{cc} = -15$ V, $V_{po} = +5$ V. | | ADS807/808JH | | ADS | 807/808 | KH | AD: | 807/808 | RH | ADS | 807/808 | SH | | | |---------------------------------------|--------------|-----------|-----------|---------|-----|-----|---------|-----|------|---------|-----|-----|---------| | PARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | AC CHARACTERISTICS | (Cont.) | | | | | | | | | | | | | | Signal to Noise Ratio (SN | H) | | | | | | | | | | | | | | f <sub>N</sub> = 10.7kHz (-0.5dB) | | 72 | | | • | | | - | | | ٠ ا | | ₫B | | Input Small Signal Bandw | idth | | | | | | | | | | | | | | (2\'p-p sinewave) | | 2.5 | | | • | | | | | | ٠ ا | | MHz | | SAMPLING DYMANICS | | | | | | | | | | | | | | | Sambling Rate | | 100 | | | • | | | | | | ٠ ا | | kHz | | Aper ure Delay | | 25 | | | • | | | | | | ٠ . | | ns | | Aperture Uncertainty (Jitte | er) | 300 | | | • | | | • | | | ٠ ا | | ps, rms | | Feecthrough (10Vp-p, 100 | kHz) 👵 | 0.02 | | | • | | | | | | ٠ ا | | % | | Transient Response ** | l | 1.9 | | | ٠. | | | • | | | ٠ ا | | μs | | Overvoltage Recovery (**c) | | 11.4 | | | | | | • | | | ٠ ا | | μs | | REFERENCE OUTPUT | | | | | | | | | | | | | | | Voltage | 9.9 | 10.0 | 10.1 | ٠ ا | ٠, | • | | | • | • | ٠ ا | • | V | | Source Current Available | for | | | | | | i | | | | | | | | External Loads *** | 2 | | | ٠ ا | | | • | | | • | | | mA | | DIGITAL OUTPUTS (OV | er Tempe | rature) | | | | | | | | | | | | | Form at | 1 | Parallel | | | • | | | | | | ٠ . | | | | Codi 1g | | | Binary (B | OB) | 1 | • | | | • | | | • | | | Logic, Levels (3-state outp | ut, TTI co | mpatible) | | 1 | | | 1 | | | | | | | | $V_{OI} (I_{SINK} = 1.6mA)$ | 0.0 | | +0.4 | | | ٠. | ٠. | | ٠ | • | | • | V | | $V_{Cr.}$ ( $I_{SOURCE} = 500\mu A$ ) | +2.4 | | +5.0 | | | | • | | • | • | | • | ٧ | | LEAGGE<br>( High-Z State) | -5 | -0.1 | +5 | ١. | | ١. | | | | | ١. | | μA | | | -5 | -0.1 | +5 | | | | ļ | | | | | | μА | | POWER SUPPLIES | | | | | | | | | | | | | | | Rate J Voltage | | 45 | 40 | ١. | ١. | | ١. | | | | Ι. | | | | +V c | +14.5 | +15 | +16 | 1 . | • | . | 1 : | | | | ` | ] | V | | -V:c | -14.5 | -15 | -16 | 1 . | | 1 : | 1 . | | | | l : | [ | V<br>V | | V <sub>in</sub><br>Current | +4.5 | +5.0 | +5.5 | 1 | | - | _ | _ | - | - | - | - | Y | | +V | ł | 15 | 18 | 1 | | ١. | | | | | ١. | | l v | | -V.c | 1 | 26 | 33 | 1 | | | l | | | | | | ĺv | | V .0 | | 9 | 15 | 1 | | ٠. | l | | | | | | Ιċ | | Power Consumption | | 660 | 850 | | | ١ ٠ | | - | • | | • | • | mW | | TEMPERATURE RANGE | | | | | | | | | | | | | | | Specification | 0 | | +70 | | | ٠ . | -55 | | +125 | | | | °C | | Storage | -65 | | +150 | | | ٠ ا | • | 1 | | | l | | ိုင် | <sup>\*</sup>Speci ication same as grade to the left. NOTE:S: (1) ADS807: For input ranges –5V to +5V, 0 to +10V; ADS808: For input range ±10V (2) Adjustable to zero with external potentiometer. (3) Specifications assums a fixed 50Ω resistor between Ref Out (Pin 8) and Ref in (Pin 10). This specification measured at the FFE<sub>ts</sub> to FFF<sub>ts</sub> transition, includes offset. (4) FSR means Full Scale Range. For ADS807, FSR = 10V; for ADS808 FSR = 20V. (5) Change specifications for unipolar offset, bipolar zero and full-scale error correspond to the change from the initial value (at 25°C) to the value at T<sub>un</sub> or T<sub>unx</sub>. (6) Refer to Discussion of Specifications section for definitions. (7) Intermodulation distortion is referred to the larger of the two input test signals. If referred to the peak envelope signal (approx. 0dB), the intermodulation products will be 6dB lower. (8) Sample/Hold Fsedthrough: Feedthrough to the output of the A/D converter of a 100kHz sinewave signal when the Sample/Hold is in the HOLD mode. (9) For a 10V step input. (2-bit accuracy attained in specified time. (10) Recovers to specified performance in specified time after 2 x Full-Scale input overvoltage. (11) External load must be constant during conversion. 9.1 ADS807/808 #### MECHANICAL #### **PIN CONFIGURATION** # Or. Call Customer Service at 1-800-548-6132 (USA Only) #### ORDERING INFORMATION | Model | Input<br>Range<br>(V) | Linearity<br>Error,%FSR | Specification<br>Temperature<br>Range | |-----------|-----------------------|-------------------------|---------------------------------------| | ADS307JH | -5 to +5 | ±0.024 | 0°C to +70°C | | ADS307KH | or | ±0.012 | 0°C to +70°C | | ADS307RH | 0 to +10 | ±0.024 | -55°C to +125°C | | ADS307SH | | ±0.012 | -55°C to +125°C | | ADS308JH | -5 to +5 | ±0.024 | 0°C to +70°C | | ADS308KH | or | ±0.012 | 0°C to +70°C | | ADS308RH | -10 to +10 | ±0.024 | -55°C to +125°C | | ADS 308SH | | ±0.012 | -55°C to +125°C | | | | | | # **BURN-IN SCREENING OPTION** See ext for details | Model | Burn-in<br>Temperature | Specification<br>Temperature<br>Range | |--------------|------------------------|---------------------------------------| | ADS307JH-BI | +125°C | 0°C to +70°C | | ADS307KH-BI | +125°C | 0°C to +70°C | | ADS807RH-BI | +125-C | -55°C to +125°C | | ADS807SH-BI | +125-C | -55°C to +125°C | | ADS809JH-Bi | +125°C | 0°C to +70°C | | ADSH08KH-BI | +125°C | 0°C to +70°C | | ADSII08RH-BI | +125°C | -55°C to +125°C | | ADSH08SH-BI | +125°C | -55 °C to +125 °C | #### **ABSOLUTE MAXIMUM RATINGS** | +V <sub>cc</sub> to Digital Common | +16.5V | |------------------------------------|--------------------------------------| | -V <sub>cc</sub> to Digital Common | 16.5V | | V <sub>33</sub> to Digital Common | | | Analog Common to Digital Common | ±1V | | Control Inputs to Digital Common | | | Ref In, BIP Odd, to Analog Common | ±16.5V | | Analog Input Voltage | +V <sub>sc</sub> or -V <sub>sc</sub> | | Ref Out | Indefinite Short to Common | | | Momentary Short to V <sub>cc</sub> | | Maximum Junction Temperature | 160°C | | Internal Power Dissipation | 1000mW | | Lead Temperature (soldering, 10s) | +300°C | | Thermal Resistance, $\theta_{jA}$ | 50°C;W | | | | #### **BURN-IN SCREENING** Burn-in screening is an option available for the ADS807/808. Burn-in duration is 160 hours at the temperatures listed below, or at an equivalent combination of time and temperature according to the Arrhenius equation using IeV activation energy. All units are tested after burn-in to ensure that grade specifications are met. To order burn-in, add "-BI" to the base model number as shown in the table. # TYPICAL PERFORMANCE CURVES $T_{A} = +25^{\circ}C$ , $+V_{CC} = +15V$ , $-V_{CC} = -15V$ , $V_{DC} = +5V$ . # TYPICAL PERFORMANCE CURVES (CONT) $T_A = +25^{\circ}C_1 + V_{cc} = +15V_1 - V_{cc} = +15V_2 + V_{cc} = +5V_3 = +5V_4 = +5V_5 +5V_$ # DISCUSSION OF SPECIFICATIONS #### **BASIC DEFINITIONS** **Dynamic Range**—The ratio of the maximum input signal to the smallest quantum the converter can produce. It is expressed in dB. For an ideal N-bit linear, binary-coded A/D converter, the Dynamic Range is: Dynamic Range = $$20 \log 2^N = 6.02N dB$$ This ideal value is degraded by system noise, internal converter noise, and differential linearity error. **Full Scale Range**, **FSR**—The nominal range of the A/D converter. ADS808 has a FSR of 20V for the -10V to +10V input range. ADS807 has a FSR of 10V for the 0V to +10V or -5V to +5V input ranges. **Least Significant Bit, LSB**—The smallest analog input change that is resolved by the A/D converter. For an A/D converter with N bits output, the input value of the LSB is FSR/2<sup>N</sup>. Most Significant Bit, MSB—That binary digit that has the greatest value or weight. The MSB weight is FSR/2. **Resolution**—An N-bit binary-coded A/D converter resolves the analog input into 2<sup>N</sup> values represented by the 2<sup>N</sup> digital output codes. #### DC ACCURACY Refer to Figure 1 for an illustration of A/D converter DC parameter terminology. Linearity Error, Integral Linearity Error, (ILE)—Linearity error is defined as the deviation of actual analog input values from the ideal values about a straight line drawn through the code mid-points near full scale (at $+V_{FS}$ -1LSB) and at Zero input (at 1/2LSB below the first code transition, i.e. at zero) or, in the case of bipolar operation, near minus full scale (at 1/2LSB below the first code transition, i.e. at $-V_{FS}$ ). Despite the definition, however, code transitions are easier to measure than code midpoints. Therefore linearity is measured as the deviation of the analog input values from a line drawn between the first and last code transitions. Linearity Error specifications are expressed in % of Full Scale Range (FSR). ADS807/808KH ILE is ±0.012% of FSR which is 1/2 LSB at 12-bits. FIGURE 1. Transfer Characteristic Terminology. # ADS807/808 9.1 # Or, Call Customer Service at 1-800-548-6132 (USA Only) Differential Linearity Error, (DLE); No Missing Codes—Differential Linearity Error is defined as the deviation in code width from the ideal value of 1LSB. If the DLE is greater than -1LSB anywhere along the range, the A/D will have at least one missing code. ADS807/808KH are specified to have a DLE of ±0.024% of FSR which is ±1LSB at 12 bits. ADS807/808s are specified to have No Missing Codes for 12-bi: resolution over the specification temperature range. Full Scale Error—The deviation from the ideal value of the input at the last code midpoint ( $V_{FS}-1LSB$ ). As with the linearity error measurements, code transition values are the locations actually measured for this spec. The ideal Full Scale transition value is FSR – 3/2LSB for unipolar input converters and FSR/2 – 3/2LSB for bipolar input A/D converters. Full Scale Error is expressed in % of FSR or in LSBs. Refer to Figure 1. Full Scale Error of the ADS807/808 may be trimmed to zero using external trim potentiometers. #### Offset Error <u>Unipolar Offset Error</u> is defined as the deviation of the actual code-midpoint value of the first code from the ideal value located at 1/2LSB below the ideal first transition value (i.e. at zero volts). <u>Bipolar Offset Error</u> is defined as the deviation of the actual code-midpoint of the first code from the ideal value located at 1/2LSB below the ideal first transition value located at $-V_{FS} + 1/2LSB$ . Again, transition values are the actual measured parameters. Offset and Zero errors of the ADS807/808 may be trimmed to zero using external trim potentiometers. Offset Error is expressed as a % of FSR. Bipolar Zero Error is defined as the deviation of the actual mid-scale-code midpoint value of the input from the ideal mid-scale value (i.e. at ZERO volts). The transition value actually measured is 1/2LSB below zero input and has a value of FSR/2 – 1LSB. Refer to Figure 1. Bipolar Zero Error is the sum of the Bipolar Offset Error, 1/2 the Gain Error, and the Linearity Error. It is measured, rather than calculated to avoid tolerance buildup resulting from summing the tolerances of each spec. Power Supply Sensitivity (Rejection) [PSS, PSR]—Power Supply Sensitivity describes the maximum change in the full-scale transition value from the initial value for a change in each power supply voltage. It is specified in units of LSB over the power supply range. #### **AC PERFORMANCE** Dynamic Differential Linearity Error—The deviation of the frequency of occurrence of output codes from the ideal when the A/D converter is operated with an input of specified frequency. If a particular code is wider than the ideal 1LSB width, then more counts than the theoretical will accumulate at that code. This characterization is done using a histogram method. Signal-to-Noise Ratio (SNR)—The ratio of the signal power of a full-scale input sinewave to the RMS output noise power. $$SNR_{dB} = 10 \log \left( \frac{Sinewave Signal Power}{Output Noise Power} \right)$$ For an ideal N-bit A/D converter (measured over an $f_s/2$ bandwidth) the SNR is: $$SNR_{dR} = 6.02N + 1.76$$ This definition assumes that the output noise is described by what remains after all fundamental, harmonic, DC and outstanding spurious components have been removed. The noise power that is left is a "noise floor" that appears across all frequencies of the measured spectrum at some relatively flat level. SNR is expressed in dB. Effective Bits—The effective number of bits is calculated using the rewritten formula above and the measured SNR. $$N_{EFF} = \left(\frac{SNR_{MEAS} - 1.76}{6.02}\right)$$ Spurious-Free Dynamic Range (SFDR)—The power of the peak non-fundamental component (harmonic or spurious, inband or out-of-band) in the output specturm to the input signal power. Some manufacurers data sheets label this spec as "Harmonics and Spurious Noise" or "AC Linearity Error". SFDR is expressed in dB at specified input frequencies and sampling rates. $$SFDR_{dB} = 10 \log \left( \frac{Power of Peak Spurious Component}{Sinewave Signal Power} \right)$$ Total Harmonic Distortion (THD)—The ratio of power of the harmonic output to the sinewave input power. THD is expressed in dB at specified input frequencies and sampling rates $$\frac{\text{THD}_{dB} = 10 \log \left( \frac{\text{Harmonic Output Power (to 9 harmonics)}}{\text{Sinewave Signal Power}} \right)}{\text{Sinewave Signal Power}}$$ Intermodulation Distortion (IMD)—The ratio of the power of the intermodulation products to the input power of the sum of two sinewaves of different frequency. IMD is expressed in dB at specified input frequencies and sampling rates. $$IMD_{dB} = 10 \log \left( \frac{IMD \text{ Product Power (to 5th order products)}}{\text{Sinewave Signal Power}} \right)$$ 9.1-65 # AC PERFORMANCE CHARACTERIZATION #### SPECTRAL CHARACTERIZATION ADS807/808 are characterized for AC performance using Fast Fourier Transform (FFT) techniques. Figure 2 shows a typical equipment configuration for single-tone testing of THD, SNR and SFDR. Figure 3 shows the setup for Two-tone IMD characterization. Highly accurate phase-locked signal sources allow high resolution FFT measurements to be made without using window functions. By choosing appropriate signal frequencies and sample rates, an integral number of signal frequency periods can be sampled. (1) Since no spectral leakage results, no win- dow function is needed. This "rectangular window" was used to generate the spectral performance curves shown in the Typical Performance Curves section of this data sheet. A 4096 point FFT was used for this 12-bit resolution converter to assure that the majority of codes were exercised. If phase-locked signal sources are not available, a windowing function must be applied to the time-domain samples. The four-sample Blackman-Harris window (2) is recommended for evaluating high-performance A/D converters. FIGURE 2. Equipment Configuration for Single-Tone Spectral Characterization. FIGURE 3. Equipment Configuration for Two-Tone Spectral Characterization. 9.1-67 # Or, Call Customer Service at 1-800-548-6132 (USA Only) #### DYNAMIC DLE CHARACTERIZATION The FFT provides an excellent measure of harmonic and intermodulation distortion. Low-order spurious products are primarily caused by integral non-linearity of the sample/hold and A/D converter. The influence of differential linearity errors is harder to distinguish in a plot of the output spectrum of an A/D converter — it may show up as high-order harmonics or as very minor variations in the overall appearance of the noise floor. A more direct method of examining the differential linearity error under dynamic conditions is the histogram. (3) The equipment setup is the same as for the single-tone FFT. Two histograms of ADS808 performance are shown in the Typical Performance Curves section of this data sheet. Note the low DLE at low frequency and the minor degradation of the DLE at the Nyquist frequency. #### References: - 1. Brigham, E. Oran, *The Fast Fourier Transform*, Englewood Cliffs, N.J.: Prentice-Hall, 1974. - 2. Harris, Fredric J., "On the Use of Windows for Harmonic Analysis with the Discrete Fourier Transform." *Proceedings of the IEEE*, Vol. 66, No. 1, January 1987, pp 51-83. - 3. "Dynamic Tests for A/D Converter Performance," Application Note AN-133, Burr-Brown Corporation, Tucson, AZ, 1985. # **INSTALLATION** #### **POWER SUPPLY SELECTION** Linear power supplies are preferred. Switching power supply specifications may appear to indicate low noise output, but these specifications are rms specs. The spikes generated in switchers may be hard to filter. Their high-frequency components may be extremely difficult to keep out the power supply return system. If switchers must be used, their outputs must be carefully filtered and the power supply itself should be shielded and located as far away as possible from precision analog circuits. #### **LAYOUT CONSIDERATIONS** **Power Supply Wiring**—Use heavy power supply and power supply common (ground) wiring. A ground plane is usually the best solution for preserving dynamic performance and reducing noise coupling into sensitive converter circuits. When passing converter power through a connector, use every available spare pin for making power supply return connections, and use some of the pins as a Faraday shield to separate the Analog and Digital Common lines. Power Supply Returns—(Analog Common & Digital Common) Connect Analog Common and Digital Common together right at the converter with the ground plane. They are not connected internally. This will usually give the best performance. However, it may cause problems for the system designer. Where it is absolutely necessary to separate analog and digital power supply returns, each should be separately returned to the power supply. Do not connect Analog Com- mon and Digital Common together and then run a single wire to the power supply. When using separate returns, connect a $1\mu F$ to $47\mu F$ tantalum capacitor between Digital Common and Analog Common pins as close to the package as possible. Power Supply Bypassing—Every power-supply line leading into an A/D converter must be bypassed to its Common pin. The bypass capacitor should be located as close to the converter package as possible and tied to a solid ground—connecting the capacitors to a noisy ground defeats the purpose of the bypass. Use tantalum capacitors with values of from 1µF to 47µF and parallel them with smaller ceramic capacitors for high frequency filtering if necessary. Separate Analog and Digital Signals—Digital signals entering or leaving the layout should have minimum length to minimize crosstalk to analog wiring. Keep analog signals as far away as possible from digital signals. If they must cross, cross them at right angles. Coaxial cable may be necessary for analog inputs in some situations. Wire-wrap construction is not recommended for best noise performance. Shield Other Sensitive Points—If external gain and offset potentiometers are used, the potentiometers and associated series resistors should be located as close to the ADS807/808 as possible. If no trim adjusting is required and fixed resistors are used, they should also be located as close to the converter as possible. #### **ANALOG INPUT RANGES** #### **Unipolar Connection (ADS807 only)** Analog input connections for the 0 to + 10V unipolar input range of ADS807 is shown in Figure 4. When the 0V to +10V input range is used, apply the analog input to pin 13. If gain adjustment is not used, replace potentiometer R2 with a $50\Omega\pm1\%$ metal film resistor to meet published specifications. If offset adjustment is not used, connect pin 12 (Bipolar Offset) directly to pin 9 (Analog Common). FIGURE 4. Unipolar Connection. 9.1 #### **Bipolar Connection** Analog input connections for bipolar input ranges are shown in Figure 5. Input pin 13 is used on the ADS807. Input pin 14 is used on the ADS808. If either bipolar offset or bipolar gain adjustments are not required, the trim potentiometer $R_1$ and $R_2$ are to be replaced with fixed $50\Omega\pm1\%$ metal film resistors to meet published specifications. # **CALIBRATION** #### **UNIPOLAR RANGE (ADS807 only)** To adjust unipolar offset, sweep the input through the endpoint transition voltage (0V +1/2LSB), +1.22mV for the ADS807, that causes the output code DB0 High. Adjust potentiometer $R_1$ until DB0 is alternately toggling High and Low with all other bits Low. Then adjust Full Scale by applying an input voltage of nominal full-scale minus $3/2LSB\,(V_{FS}-3/2LSB)$ , the value which should cause all bits to be High. This value is +9.9963V. Adjust potentiometer $R_2$ until bits DB1-DB11 are High and DB0 is toggling High and Low. #### **BIPOLAR RANGES** The calibration procedure is similar to that decsribed above for unipolar operation, except that the offset adjustment is performed with an input voltage which is 1/2LSB above the minus full-scale value (-4.9988V for the ±5V range, ADS807; -9.9976V for the ±10V range, ADS808). Adjust R1 for DB0 to toggle High and Low with all other bits Low. To adjust full-scale, apply a DC input voltage which is 3/2LSB below the nominal plus full-scale value (+4.9963V for the ±5V range, ADS807; +9.9927V for the ±10V range, ADS808) and adjust R2 for DB0 to toggle High and Low with all other bits High. FIGURE 5. Bipolar Connection. # CONTROLLING THE ADS807/808 The Burr-Brown ADS807/808 can be easily interfaced to most microprocessor systems and other digital systems. The microprocessor may take full control of each conversion, or the converter may operate in a stand-alone mode, controlled only by the $R/\overline{C}$ input. Full control consists of selecting an 8-or 12-bit conversion cycle, initiating the conversion, and reading the output data when ready — choosing either 12 bits all at once, 8 bits followed by 4 bits in a left-justified format. The five control inputs (12/8, $\overline{CS}$ , $A_0$ , $R/\overline{C}$ and CE) all perform the same functions as the interface to the popular A/D converters ADC574A, ADC674A, and ADC774. They are TTL/5V-CMOS compatible. Table II contains a summary of the control line functions of the ADS807/808. The control function truth table is listed in Table III. | BINARY (BIN) OUTPUT | INPUT VOLTAGE RANGE AND LSB VALUES | | | | | | | | | |-------------------------|------------------------------------|------------------|------------------------|-----------------|--|--|--|--|--| | Input Voltage Range | Defined As: | ±10V<br>(ADS808) | 0V to +10V<br>(ADS807) | ±5V<br>(ADS807) | | | | | | | One Least | | | | | | | | | | | Significant Bit | FSR/2º | 20V/2° | 10V/2" | 10V/2° | | | | | | | (LSB) | n=8 | 78.13mV | 39.06mV | 39.06mV | | | | | | | | n=12 | 4.88mV | 2.44mV | 2.44mV | | | | | | | Output Transition Value | s | | | | | | | | | | FFE_ to FFF_ | +Full-scale | +10V-3/2LSB | +10V-3/2LSB | +5V-3/2LSB | | | | | | | 7FF_ to 800_ | Mid Scale, | 0V-1/2LSB | +5V-1/2LSB | 0V-1/2LSB | | | | | | | | (BP Zero) | | | | | | | | | | 000_ to 001_ | Zero. | ~10V+1:2LSB | 0V+1/2LSB | -5V+1/2LSB | | | | | | | - " | -Full Scale | | | | | | | | | TABLE I. Input Voltages, Transition Values, and LSB Values. # Or. Call Customer Service at 1-800-548-6132 (USA Only) | PIN DESIGNATION | DEFINITION | FUNCTION | |------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CE (Pin 6) | Chip Enable (active high) | Must be high ("1") to either initiate a conversion or read output data. 0->1 edge may be used to initiate a conversion | | CS (Pin 3) | Chip Select<br>(Active Low) | Must be low ("0") to either initiate a conversion or read output data. 1->0 edge may be used to initiate a conversion. | | R/C 'Pin 5) | Read/Convert (*1" = read) | Must be low ("0") to initiate either 8- or 12- bit operation. 1->0 edge may be used to initiate a conversion. | | | ("0" = convert) | Must be high ("1") to read output data. 0->1 edge may be used to initiate a read operation. | | A <sub>o</sub> (Fin 4) | Byte Address<br>Short Cycle | In the start-convert mode, $A_0$ selects 8- bit $(A_0 = "1")$ or 12-bit $(A_0 = "0")$ conversion mode. When reading output data in 2 8-bit bytes, $A_0 = "0"$ accesses 8 MSBs (high byte) and $A_0 = "1"$ accesses 4 LSBs and trailing zeros (low byte). | | 12/8 (Pin 2) | Data Mode<br>Select<br>("1" = 12 bits)<br>("0" = 8 bits | When reading output data, $12^{18}$ = "1" enables all 12 output bits simultaneously. $12^{18}$ = "0" will enable the MSBs or LSBs as determined by the A <sub>a</sub> line. | TABLE II. ADS807/808 Control Line Functions. | CE | cs | R/C | 12/8 | A <sub>o</sub> | OPERATION | |------|------|------|------|----------------|-------------------------------------| | 0 | × | x | х | x | None | | Х | 1 | X | x | Х | None | | 0->1 | 0 | 0 | x | 0 | Hold & Initiate 12-bit conversion | | 0->1 | 0 | 0 | x | 1 | Hold & Initiate 8-bit conversion | | 1 | 1->0 | 0 | x | 0 | Hold & Initiate 12-bit conversion | | 1 | 1->0 | 0 | x | 1 | Hold & Initiate 8-bit conversion | | 1 | 0 | 1->0 | × | 0 | Hold & Initiate 12-bit conversion | | 1 | 0 | 1.>0 | x | 1 | Hold & Initiate 8-bit conversion | | 1 | 0 | 1 | 1 | Х | Enable 12-bit output | | 1 | 0 | 1 | 0 | 0 | Enable 8 MSBs only | | 1 | 0 | 1 | 0 | 1 | Enable 4 LSBs plus 4 trailing zeros | TABLE III. Control Input Truth Table. (X means Don't Care.) ### STAND-ALONE (NO BUS INTERFACE) OPERATION For stand-alone operation, control of the converter is accomplished by a single control line connected to $R/\overline{C}$ . In this mode CS and A<sub>0</sub> are connected to digital common and CE and 12/8 are connected to $V_{pp}$ (+5V). The output data are presented as 12-bit words. The stand-alone mode is used in systems containing dedicated input ports which do not require full bus interface capability. Conversion is initiated by a High-to-Low transition (Hold/ Convert) of R/C. This transition commands the sample/hold to Hold and the converter logic to start the conversion. The Sample-To-Hold settling time is so short that the sample/hold is fully settled to the required accuracy before the first successive approximation A/D decision occurs. FIGURE 6. R/C Pulse Low — Output Enables After Conversion. The three-state data output buffers are enabled when $R/\overline{C}$ is High and Status is Low. Thus, there are two possible modes of operation; conversion can be initiated with either positive or negative pulses. In either case the R/C pulse must remain low for a minimum of 50ns. Figure 6 illustrates timing when the Hold/Convert command is initiated by an $R/\overline{C}$ pulse which goes Low and returns to the High state during the conversion. In this case, the three-state outputs go to the high-impedance state in response to the falling edge of $R/\overline{C}$ and are enabled for external access of the data after completion of the conversion. Figure 7 illustrates the timing when Hold/Convert is initiated by a positive $R/\overline{C}$ pulse. In this mode the output data from the previous conversion is enabled during the positive portion of R/C. A new conversion is started on the falling edge of R/C, and the threestate outputs return to the high-impedance state until the next occurrence of a high R/C pulse. Timing specifications for stand-alone operation are listed in Table IV. | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |-------------------|----------------------------|-----|-----|-----|-------| | t <sub>-iRL</sub> | Low R/C Pulse Width | 50 | | | пѕ | | t <sub>os</sub> | STS Delay from R/C | | | 200 | ns | | t <sub>on</sub> | Data Valid After PvC Low | 25 | | | กร | | t,s | STS Delay After Data Valid | 115 | 150 | 375 | ns | | t <sub>abe</sub> | High R/C Pulse Width | 150 | | | ns | | t <sub>oon</sub> | Data Access Time | | | 150 | ns | TABLE IV. Stand-alone Mode Timing. FIGURE 7. R/C Pulse High—Output Enables Only While R/C Is High. Note that, unlike the $R/\bar{C}$ command input timing for non-sampling A/D converters such as the ADC574A/674A/774, a time period (Acquisition Time) must be allowed for the sample/hold amplifier to acquire the next sample. This time period, occurring immediately after the conversion is complete (Status goes Low), is 1µs typical (1.5µs maximum) for acquisition to $\pm 0.01\%$ of Full Scale Range for a 10V analog input change from the previous held value to the next. #### **FULLY CONTROLLED OPERATION** #### **Throughput Period** The throughput period, reciprocal of the sampling rate, (8-bit or 12-bit) is determined by the state of the $A_0$ input, which is latched upon receipt of a Hold/Convert start transition (described below). If $A_0$ is latched High, the conversion continues for 8 bits. The full 12-bit conversion will occur if $A_0$ is Low. If all 12 bits are read following an 8-bit conversion, the 3LSBs (DB0-DB2) will be Low (logic 0) and DB3 will be High (logic 1). $A_0$ is latched because it is also involved in enabling the output buffers. No other control inputs are latched. #### **Conversion Start** The converter is commanded to initiate a Hold/Convert operation by a transition occurring on any of three logic inputs (CE, $\overline{CS}$ , and $R/\overline{C}$ ) as shown in Table III. Conversion is initiated by the last of the three logic inputs to reach the required state and thus all three may be dynamically controlled. If necessary all three may change state simultaneously, and the nominal delay time is the same regardless of which input actually starts the operation. If it is desired that a particular input establish the actual start of operation, the other two should be stable a minimum of 50ns prior to the transition of that input. Timing relationships for start of operation timing are illustrated in Figure 8. The specifications for timing are contained in Table V. The Status output indicates the current state of the converter by being in a high state only during conversion. During this time the three-state output buffers remain in a high-impedance state, and therefore data cannot be read during conversion. During this period additional transitions of the three digital inputs which control conversion will be ignored, so that conversion cannot be prematurely terminated or restarted. However, if $A_n$ changes state after the beginning of operation, any additional Hold/Convert transition will latch the new state of $A_n$ , possibly resulting in an incorrect conversion length (8-bits vs. 12-bits) for that conversion. As with stand-alone operation described above, sample/hold Acquisition Time must be provided before the next Hold/Convert command. FIGURE 8. Conversion Cycle Timing. #### **READING OUTPUT DATA** After operation is initiated, the output data buffers remain in a high-impedance state until the following four logic conditions are simultaneously met: $R/\bar{C}$ High, Status Low, CE High and $\overline{CS}$ Low. Upon satisfaction of these conditions the data lines are enabled according to the state of inputs $12/\bar{8}$ and $A_0$ . See Figure 11 and Table V for timing relationships and specifications. | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |------------------|-------------------------------------|-----|-----|-----|-------| | Conversion | Mode | | | | | | tosc | STS Delay from CE | | 60 | 200 | ns | | t, <sub>ec</sub> | CE Pulse Width | 50 | 30 | | ns | | t <sub>ssc</sub> | CS to CE Setup time | 50 | 20 | | ns . | | t, sc | CS low during CE high | 50 | 20 | | ns | | t <sub>sac</sub> | R/C to CE setup | 50 | 0 | | ns | | t <sub>hac</sub> | R/C low during CE high | 50 | 20 | | ns | | tsac | A <sub>o</sub> to CE setup | 0 | | | ns | | t <sub>uc</sub> | A <sub>c</sub> valid during CE high | 50 | 20 | | ns | | t <sub>c</sub> | Conversion time plus | | | | | | | Acquisition time 12-bit cycle | | 9 | 10 | μs | | | 8-bit cycle | | 6 | 6.5 | μs | | Read Mode | | | | | | | t <sub>oo</sub> | Access time from CE | | 75 | 150 | ns | | ţ,, | Data valid after CE low | 25 | 35 | | ns | | ţ, | Output float delay | | 100 | 150 | ns | | t <sub>ssa</sub> | CS to CE setup | 50 | 0 | | ns | | t <sub>san</sub> | R/C to CE setup | 0 | | | ns | | t, sa | CS valid after CE low | 0 | | | ns | | t, <sub>RR</sub> | R/C high after CE low | 0 | | | ns | | ţ <sub>ua</sub> | A <sub>o</sub> valid after CE low | 50 | | | ns | | ţ,s | STS delay after data valid | 115 | 150 | 375 | ns | NOTE: Specifications are at +25°C and measured at 50% level of transitions. TABLE V. Timing Specifications. # Or, Call Customer Service at 1-800-548-6132 (USA Only) In most applications the 12/8 input will be hard-wired in either the High or Low condition, although it is fully TTL-and CMOS-compatible and may be actively driven if desired. When 12/8 is High, all 12 output lines (DB0-DB11) are enabled simultaneously for full data word transfer to a 12-bit or 16-bit bus. In this situation the state of A<sub>0</sub> is ignored. When 12/8 is Low, the data is presented in the form of two 8bit bytes, with selection of the byte of interest accomplished by the state of A<sub>0</sub> during the Read cycle. Connection of the ADS807/808 to an 8-bit bus for transfer of left-justified data is illustrated in Figure 9. The A<sub>n</sub> input is usually driven by the least significant bit of the address bus, allowing storage of the output data word in two consecutive memory locations. When A<sub>0</sub> is Low, the byte addressed contains the 8MSBs. When Ao is High, the byte addressed contains the 4LSBs from the conversion followed by four logic zeros which have been forced by the control logic. The left-justified formats of the two 8-bit bytes are shown in Figure 10. The design of the ADS807/808 guarantees that the A<sub>0</sub> input may be toggled at any time with no damage to the converter; the outputs which are tied together as illustrated in Figure 9 cannot be enabled at the same time. In the majority of applications the Read operation will be attempted only after the conversion is complete and the Status output has gone Low. In those situations requiring the earliest possible access to the data, the Read operation may be started as much as (t<sub>DD</sub> max + t<sub>HS</sub> max) before Status goes Low. Of course, Acquisition Time must be allowed for the sample/ hold before the next Hold/Convert operation is initiated. Refer to Figure 11 for these timing relationships. | | | | Word | 1 | | | | | | |-----------|-----------|-----|------|-------------|-----|-----|-----|--|--| | Processor | | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | | | Conver | Converter | | | | | | | | | | DB11 | DB10 | DB9 | DB8 | D <b>B7</b> | DB6 | DB5 | DB4 | | | | | | | Word | 2 | | | | | | | Proces | sor | | | | | | | | | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | | | Conver | ter | | | | | | | | | | DB3 | DB2 | DB1 | DB0 | 0 | 0 | 0 | 0 | | | FIGURE 10. 12-Bit Data Format for 8-Bit Bus System. FIGURE 11. Read Cycle Timing. FIGURE 9. Connection to an 8-bit Bus. 9.1