# Quad, 12-Bit DAC Voltage Output with Readback DAC-8412/DAC-8413 #### **FEATURES** +5 to ±15 Volt Operation Unipolar or Bipolar Operation True Voltage Output Double-Buffered Inputs Reset to Min or Center Scale Fast Bus Access Time Readback APPLICATIONS Automatic Test Equipment Digitally Controlled Calibration Servo Controls Process Control Equipment #### GENERAL DESCRIPTION The DAC-8412 and DAC-8413 are quad, 12-bit, voltage output DACs with readback capability. Built using a complementary BiCMOS process, these monolithic DACs offer the user very high package density. Output voltage swing is set by the two reference inputs $V_{REFH}$ and $V_{REFL}$ . By setting the $V_{REFL}$ input to 0 volts and $V_{REFH}$ to a positive voltage, the DAC will provide a unipolar positive output range. A similar configuration with $V_{REFH}$ at 0 volts and $V_{REFL}$ at a negative voltage will provide a unipolar negative output range. Bipolar outputs are configured by connecting both $V_{REFL}$ and $V_{REFL}$ to nonzero voltages. This method of setting output voltage range has advantages over other bipolar offsetting methods because it is not dependent on internal and external resistors with different temperature coefficients. #### FUNCTIONAL BLOCK DIAGRAM Digital controls allow the user to load or read back data from any DAC, load any DAC and transfer data to all DACs at one time. An active low RESET loads all DAC output registers to midscale for the DAC-8412 and zero scale for the DAC-8413. The DAC-8412/DAC-8413 are available in 28-pin plastic DIP, cerdip, PLCC and LCC packages. They can be operated from a wide variety of supply and reference voltages with supplies ranging from single +5 volt to $\pm15$ volts, and references from +2.5 to $\pm10$ volts. Power dissipation is less than 330 mW with $\pm15$ volt supplies and only 60 mW with a +5 volt supply. For MIL-STD-883 applications, contact your local ADI sales office for the DAC-8412/DAC-8413/883 data sheet which specifies operation over the -55°C to +125°C temperature range. INL VS. CODE OVER TEMPERATURE # DAC-8412/DAC-8413—SPECIFICATIONS **ELECTRICAL CHARACTERISTICS** (@ $V_{DD} = +15.0 \text{ V}$ , $V_{SS} = -15.0 \text{ V}$ , $V_{LOGIC} = +5.0 \text{ V}$ , $V_{REFH} = +10.0 \text{ V}$ , $V_{REFL} = -10.0 -10$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------------------|----------------------|-------------------------------------------------------------|-------------------------|----------------|-------------------------|-----------| | Integral Linearity "E" | INL | | | 0.25 | ±0.5 | LSB | | Integral Linearity "F" | INL | | | 0.22 | ±1 | LSB | | Differential Linearity | DNL | Monotonic Over Temperature | -1 | | | LSB | | Min Scale Error | $V_{ZSE}$ | $R_L = 2 k\Omega$ | _ | İ | ±2 | LSB | | Full-Scale Error | V <sub>FSE</sub> | $R_{\rm L} = 2 k\Omega$ | | | ±2 | LSB | | Min Scale Tempco | | $R_{L} = 2 k\Omega$ | | 15 | | ppm/°C | | Full-Scale Tempco | | $R_L = 2 k\Omega$ | | 20 | | ppm/°C | | MATCHING PERFORMANCE Linearity Matching | | | | ±1 | | LSB | | REFERENCE | | | | <del> -</del> | <del></del> | | | Positive Reference Input Range | | Note 2 | V 125 | | V 25 | ,, | | Negative Reference Input Range | | Note 2 | $V_{REFL} + 2.5$<br>-10 | | $V_{DD} - 2.5$ | V | | Reference High Input Current | I <sub>REFH</sub> | 14062 | -10<br>-2.75 | . 1 = | V <sub>REFH</sub> - 2.5 | V | | Reference Low Input Current | IREFH | | 0 | +1.5 | +2.75<br>+2.75 | mA. | | AMPLIFIER CHARACTERISTICS | *REFL | <del>-</del> | 0 | +2 | +2.75 | mA | | Output Current | T | | _ | | | ١. | | Settling Time | IOUT | to 0.01% | -5 | | +5 | mA | | Slew Rate | t <sub>s</sub><br>SR | 10% to 90% | | 6 | | μsec | | LOGIC CHARACTERISTICS | J. | 1070 to 9070 | | 2.2 | | V/µsec | | | <b>17</b> | T : 2500 | | | | | | Logic Input High Voltage | V <sub>INH</sub> | $T_A = +25^{\circ}C$ | 2.4 | | | V | | Logic Input Low Voltage | V <sub>INL</sub> | $T_A = +25^{\circ}C$ | | | 0.8 | V | | Logic Output High Voltage | V <sub>OH</sub> | $I_{OH} = +0.4 \text{ mA}$ | 2.4 | | | V | | Logic Output Low Voltage Logic Input Current | Vol | $I_{OL} = -1.6 \text{ mA}$ | | | 0.4 | v | | Input Capacitance | I <sub>IN</sub> | | i | | 1 | μA | | Crosstalk | C <sub>IN</sub> | | | 8 | | pF | | Large Signal Bandwidth | | $-3 \text{ dB}, V_{REFH} = 0 \text{ to } +10 \text{ V p-p}$ | | >72<br>160 | | dB<br>kHz | | LOGIC TIMING CHARACTERISTICS | | Note 3 | | 100 | | KIIZ | | WRITE | | Trote 3 | | | | | | Chip Select Write Pulse Width | twcs | | 80 | 40 | | ns | | Write Setup | tws | $t_{WCS} = 80 \text{ ns}$ | 0 | 10 | | ns | | Write Hold | twn | $t_{WCS} = 80 \text{ ns}$ | ő | | | ns | | Address Setup | t <sub>AS</sub> | wcs | ő | | | ns | | Address Hold | t <sub>AH</sub> | | ő | | | ns | | Load Setup | t <sub>LS</sub> | | 70 | 30 | | ns | | Load Hold | t <sub>LH</sub> | | 30 | 10 | | ns | | Write Data Setup | twos | $t_{WCS} = 80 \text{ ns}$ | 20 | | | ns | | Write Data Hold | twoH | $t_{WCS} = 80 \text{ ns}$ | 0 | | | ns | | Load Pulse Width | t <sub>LWD</sub> | ., 65 | 170 | 130 | | ns | | Reset Pulse Width | treset | | 140 | 100 | | ns | | READ | | | | | | | | Chip Select Read Pulse Width | t <sub>RCS</sub> | | 130 | 100 | | ns | | Read Data Hold | t <sub>RDH</sub> | $t_{RCS} = 130 \text{ ns}$ | 0 | | | ns | | Read Data Setup | t <sub>RDS</sub> | $t_{RCS} = 130 \text{ ns}$ | ő | | | ns | | Data to Hi Z | t <sub>DZ</sub> | $C_L = 10 \text{ pF}$ | | 150 | | ns | | Chip Select to Data | t <sub>CSD</sub> | $C_L = 100 \text{ pF}$ | | 120 | 160 | ns | | SUPPLY CHARACTERISTICS | | | | | | | | Power Supply Sensitivity | PSS | 14.25 V≤V <sub>DD</sub> ≤15.75 V | | | 150 | ppm/V | | Positive Supply Current | I <sub>DD</sub> | $V_{REFH} = +2.5 \text{ V}$ | | 8.5 | 12 | mA | | Negative Supply Current | Iss | | -10 | -6.5 | | mA | | Power Dissipation | P <sub>DISS</sub> | | | | 330 | mW | | | | | | | | | #### NOTES <sup>&</sup>lt;sup>1</sup>All supplies can be varied ±5%, and operation is guaranteed. Device is tested with nominal supplies. <sup>&</sup>lt;sup>2</sup>Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed. <sup>&</sup>lt;sup>3</sup>All input control signals are specified with tr = tf = 5 ns (10% to 90% of +5 V) and timed from a voltage level of 1.6 V. Specifications subject to change without notice. $(@\ V_{DD} = V_{LOGIC} = +5.0\ V\ \pm5\%,\ V_{SS} = 0.0\ V,\ V_{REFH} = 2.5\ V,\ V_{REFL} = 0.0\ V,\ and\ V_{SS} = -5.0\ V\ \pm5\%,\ V_{REFL} = -2.5\ V,\ -40^{\circ}C \le T_{A} \le +85^{\circ}C$ unless otherwise specified. See Note 1 for supply variations.) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |--------------------------------|--------------------|------------------------------------------|-------------------------|----------|-------------------------|----------| | Integral Linearity "E" | INL | | | 1/2 | ±1 | LSB | | Integral Linearity "F" | INL | | | l | ±2 | LSB | | Integral Linearity "E" | INL | $V_{SS} = 0.0 \text{ V}$ ; Note 2 | | | ±2 | LSB | | Integral Linearity "F" | INL | $V_{SS} = 0.0 \text{ V}; \text{ Note 2}$ | | | ±4 | LSB | | Differential Linearity | DNL | Monotonic Over Temp | -1 | | | LSB | | Min Scale Error | VZSE | $V_{ss} = -5.0 \text{ V}$ | | | ±4 | LSB | | Full-Scale Error | V <sub>FSE</sub> | $V_{ss} = -5.0 \text{ V}$ | | ĺ | ±4 | LSB | | Min Scale Error | Vzse | $V_{SS} = 0.0 V$ | | | ±8 | LSB | | Full-Scale Error | $V_{FSE}$ | $V_{ss} = 0.0 V$ | | | ±8 | LSB | | Min Scale Tempco | TCV <sub>ZSE</sub> | | İ | 100 | | ppm/°C | | Full-Scale Tempco | TCV <sub>FSE</sub> | | | 100 | | ppm/°C | | MATCHING PERFORMANCE | | | | | | | | Linearity Matching | | | 1 | ±1 | | LSB | | REFERENCE | | - | | | | | | Positive Reference Input Range | | Note 3 | V <sub>REFL</sub> + 2.5 | | V <sub>DD</sub> - 2.5 | v | | Negative Reference Input Range | l | $V_{SS} = 0.0 \text{ V}$ | 0 REFL | İ | V <sub>REFH</sub> - 2.5 | v | | Negative Reference Input Range | 1 | $V_{SS} = -5.0 \text{ V}$ | -2.5 | | V <sub>REFH</sub> - 2.5 | v | | Reference High Input Current | IREFH | Code 000H | -1.0 | | +1.0 | mA | | AMPLIFIER CHARACTERISTICS | KEFA | | | | | | | Output Current | r | | -1.25 | | +1.25 | mA | | Settling Time | I <sub>OUT</sub> | to 0.01% | -1.23 | 6 | 11.23 | μS | | Slew Rate | sr | 10% to 90% | 1 | 2.2 | | V/μs | | | JIX | 10% to 50% | | 2.2 | | Ψ/μδ | | LOGIC CHARACTERISTICS | 1 37 | T - 1259C | 2.4 | 1 | | v | | Logic Input High Voltage | V <sub>INH</sub> | $T_A = +25^{\circ}C$ | 2.4 | | 0.8 | v | | Logic Input Low Voltage | V <sub>INL</sub> | $T_A = +25^{\circ}C$ | 2.4 | ļ | 0.8 | v | | Logic Output High Voltage | Von | $I_{OH} = +0.4 \text{ mA}$ | 2.4 | | 0.45 | | | Logic Output Low Voltage | Vol | $I_{OL} = -1.6 \text{ mA}$ | | <u> </u> | 0.45 | V | | Logic Input Current | I <sub>IN</sub> | | | 8 | 1 | μA<br>-F | | Input Capacitance | C <sub>IN</sub> | | | <u> </u> | | pF | | LOGIC TIMING CHARACTERISTICS | | Note 4 | | ı | | | | WRITE | | | | 00 | | ļ | | Chip Select Write Pulse Width | twcs | 150 | 150 | 90 | | ns | | Write Setup | tws. | $t_{WCS} = 150 \text{ ns}$ | 0 | į . | | ns | | Write Hold | twH | $t_{WCS} = 150 \text{ ns}$ | 0 | | | ns | | Address Setup | t <sub>AS</sub> | | 0 | | | ns | | Address Hold | t <sub>AH</sub> | | 0 | 20 | | ns | | Load Setup | t <sub>LS</sub> | | 70 | 30 | | ns | | Load Hold | t <sub>LH</sub> | 150 | 50 | 20 | | ns | | Write Data Setup | twos | $t_{WCS} = 150 \text{ ns}$ | 20 | | | ns | | Write Data Hold | twoH | $t_{WCS} = 150 \text{ ns}$ | 0 | 120 | | ns | | Load Pulse Width | t <sub>LWD</sub> | | 180 | 130 | | ns | | Reset Pulse Width | t <sub>RESET</sub> | | 150 | 110 | | ns | | READ | | | | | Î | 1 | | Chip Select Read Pulse Width | t <sub>RCS</sub> | 1 | 170 | 120 | ļ | ns | | Read Data Hold | t <sub>RDH</sub> | $t_{RCS} = 170 \text{ ns}$ | 20 | | | ns | | Read Data Setup | t <sub>RDS</sub> | $t_{RCS} = 170 \text{ ns}$ | 0 | 200 | | ns | | Data to Hi Z | t <sub>DZ</sub> | $C_L = 10 \text{ pF}$ | | 200 | 330 | ns | | Chip Select to Data | t <sub>CSD</sub> | $C_L = 100 \text{ pF}$ | | 220 | 320 | ns | | SUPPLY CHARACTERISTICS | | | | | | | | Power Supply Sensitivity | PSS | | | 100 | | ppm/V | | Positive Supply Current | $I_{DD}$ | | | 7 | 12 | mA | | Negative Supply Current | Iss | $V_{SS} = -5.0 \text{ V}$ | -10 | 1 | 1 | mA. | #### NOTES <sup>&</sup>lt;sup>3</sup>Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed. <sup>&</sup>lt;sup>4</sup>All input control signals are specified with tr = tf = 5 ns (10% to 90% of +5 V) and timed from a voltage level of 1.6 V. Specifications subject to change without notice. # **WAFER TEST LIMITS** (@ $V_{00} = +15.0 \text{ V}$ , $V_{ss} = -15.0 \text{ V}$ , $V_{LOGIC} = +5.0 \text{ V}$ , $V_{REFH} = +10.0 \text{ V}$ , $V_{REFL} = -10.0 \text{ V}$ , $V_{A} = +25^{\circ}\text{C}$ unless otherwise specified.) | Parameter | Symbol | Conditions | DAC-8412GBC<br>DAC-8413GBC<br>Limit | Units | |---------------------------|------------------|-----------------------------|-------------------------------------|---------| | Integral Nonlinearity | INL | | ±1 | LSB max | | Differential Nonlinearity | DNL | | ±1 | LSB max | | Min Scale Offset | Vzse | | ±1 | LSB max | | Full-Scale Offset | V <sub>FSE</sub> | | ±1 | LSB max | | Logic Input High Voltage | V <sub>INH</sub> | | 2.4 | V min | | Logic Input Low Voltage | VINL | | 0.8 | V max | | Logic Input Current | I <sub>IN</sub> | | 1 | μA max | | Logic Output High Voltage | V <sub>OH</sub> | $I_{OH} = +0.4 \text{ mA}$ | 2.4 | V min | | Logic Output Low Voltage | Vol | $I_{OL} = -1.6 \text{ mA}$ | 0.4 | V max | | Positive Supply Current | I <sub>DD</sub> | $V_{REFH} = +2.5 \text{ V}$ | 12 | mA max | | Negative Supply Current | I <sub>ss</sub> | | -10 | mA min | NOTE Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. #### **ABSOLUTE MAXIMUM RATINGS** | (1 <sub>A</sub> = +25°C unless otherwise noted) | |---------------------------------------------------------------| | $V_{SS}$ to $V_{DD}$ | | $V_{SS}$ to $V_{LOGIC}$ | | $V_{LOGIC}$ to DGND0.3 V, +18.0 V | | $V_{SS}$ to $V_{REFL}$ 0.3 V, $+V_{SS}$ -2.0 V | | $V_{REFH}$ to $V_{DD}$ | | $V_{REFH}$ to $V_{REFL}$ | | Current into Any Pin <sup>4</sup> ±15 mA | | Digital Input Voltage to DGND0.3 V, V <sub>LOGIC</sub> +0.3 V | | Digital Output Voltage to DGND0.3 V, +7.0 V | | Operating Temperature Range | | ET, FT, EP, FP, FPC, FTC40°C to +85°C | | AT, BT, BTC | | Dice Junction Temperature +150°C | | Storage Temperature65°C to +150°C | | Power Dissipation Package 1000 mW | | Lead Temperature (Soldering, 60 sec)+300°C | | | #### Thermal Resistance | Package Type | $\theta_{JA}^{-1}$ | $\theta_{\text{JC}}$ | Units | |---------------------------------------------|--------------------|----------------------|-------| | 28-Pin Hermetic DIP (T) | 50 | 7 | °C/W | | 28-Pin Plastic DIP (P) | 48 | 22 | °C/W | | 28-Lead Hermetic Leadless Chip Carrier (TC) | 70 | 28 | °C/W | | 28-Lead Plastic Leaded Chip Carrier (PC) | 63 | 25 | °C/W | #### NOTE #### DICE CHARACTERISTICS DIE SIZE 0.225 $\times$ 0.165 INCH, 37,125 SQ. MILS (5.715 $\times$ 4.191 mm, 23.95 sq. mm) DIE SUBSTRATE IS CONNECTED TO $V_{\rm DD}$ #### CAUTION. - Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to the above maximum rating conditions for extended periods may affect device reliability. - Digital inputs and outputs are protected, however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam or packaging at all times until ready to use. Use proper antistatic handling procedures. - 3. Remove power before inserting or removing units from their sockets. - 4. Analog outputs are protected from short circuit to ground or either supply. $<sup>{}^{1}\</sup>theta_{JA}$ is specified for worst case mounting conditions, i.e., $\theta_{JA}$ is specified for device in socket. #### ORDERING INFORMATION\* | INL<br>(LSB) | Military† Temperature -55°C to +125°C | Extended Industrial† Temperature -40°C to +85°C | Package | |--------------|---------------------------------------|-------------------------------------------------|---------| | ±1 | | DAC8412FPC | PLCC | | ±1 | | DAC8412FTC | LCC | | $\pm 1.5$ | DAC8412BTC/883 | | LCC | | ±0.5 | | DAC8412ET | Cerdip | | $\pm 0.75$ | DAC8412AT/883 | | Cerdip | | ±1 | | DAC8412FT | Cerdip | | $\pm 1.5$ | DAC8412BT/883 | | Cerdip | | ±0.5 | | DAC8412EP | Plastic | | ±1 | | DAC8412FP | Plastic | | $\pm 1$ | | DAC8412GBC | Dice | | ±l | | DAC8413FPC | PLCC | | ±1 | Ì | DAC8413FTC | LCC | | ±1.5 | DAC8413BTC/883 | | LCC | | ±0.5 | | DAC8413ET | Cerdip | | $\pm 0.75$ | DAC8413AT/883 | Ì | Cerdip | | ±1 | | DAC8413FT | Cerdip | | $\pm 1.5$ | DAC8413BT/883 | | Cerdip | | $\pm 0.5$ | 1 | DAC8413EP | Plastic | | ±1 | | DAC8413FP | Plastic | | ±1 | | DAC8413GBC | Dice | <sup>\*</sup>Burn-in is available on extended industrial temperature range parts in cerdip and LCC packages. For ordering information, see databook. <sup>†</sup>A complete /883 data sheet is available. For availability and burn-in information, contact your local sales office. Data Output (Read) Timing Data WRITE (Input and Output Registers) Timing #### PIN CONFIGURATIONS #### **DIP Pinout** **PLCC Pinout** LCC Pinout DAC-8412/DAC-8413 Burn-In Diagram #### **OPERATION** #### Introduction The DAC-8412 and DAC-8413 are quad, voltage output, 12-bit DACs featuring a 12-bit data bus with readback capability. The only differences between the DAC-8412 and DAC-8413 are the reset functions. The DAC-8412 resets to midscale (code 800<sub>H</sub>) and the DAC-8413 resets to minimum scale (code 000<sub>H</sub>). The ability to operate from a single +5 volt only supply is a unique feature of these DACs. Operation of the DAC-8412 and DAC-8413 can be viewed by dividing the system into three separate functional groups: the digital I/O and logic, the digital to analog converters and the output amplifiers. #### DAC Each DAC is a voltage switched, high impedance ( $R = 50 \text{ k}\Omega$ ), R-2R ladder configuration. Each 2R resistor is driven by a pair of switches that connect the resistor to either $V_{REFH}$ or $V_{REFL}$ . #### Reference Inputs All four DACs share common reference high $(V_{REFH})$ and reference low $(V_{REFL})$ inputs. The voltages applied to these reference inputs set the output high and low voltage limits of all four of the DACs. Each reference input has voltage restrictions with respect to the other reference and to the power supplies. The $V_{REFL}$ can be set at any voltage between $V_{SS}$ and $V_{REFH}-2.5$ volts, and $V_{REFL}$ can be set to any value between $V_{DD}-2.5$ volts and $V_{REFL}+2.5$ volts. Note that because of these restrictions the DAC-8412 references cannot be inverted (i.e., $V_{REFL}$ cannot be greater than $V_{REFH}$ ). It is important to note that the DAC-8412's $V_{\rm REFH}$ input both sinks and sources current. Also the input current of both $V_{\rm REFH}$ and $V_{\rm REFL}$ are code dependent. Many references have limited current sinking capability and must be buffered with an amplifier to drive $V_{\rm REFH}$ . The $V_{\rm REFL}$ has no such special requirements. It is recommended that the reference inputs be bypassed with $0.2 \mu F$ capacitors when operating with $\pm 10$ volt references. #### Digital I/O See Table I for digital control logic truth table. Digital I/O consists of a 12-bit wide bidirectional data bus, two register select inputs, A0 and A1, a $R/\overline{W}$ input, a $\overline{RESET}$ input, a Chip Select $\overline{(CS)}$ , and a Load DAC $\overline{(LDAC)}$ input. Control of the DACs and bus direction is determined by these inputs as shown in Table I. Digital data bits are labeled with the MSB defined as data bit "11" and the LSB as data bit "0." All digital pins are TTL/CMOS compatible. Table I. DAC-8412/DAC-8413 Logic Table | A1 | A0 | R/W | CS | RS | LDAC | INPUT REG | OUTPUT REG | MODE | DAC | |----|----|-----|----|----|------|------------------------------------------|-----------------------------|-------------|-----| | L | L | L | L | Н | L | WRITE | WRITE | WRITE | Α | | L | Н | L | L | Н | L | WRITE | WRITE | WRITE | В | | H | L | L | L | H | L | WRITE | WRITE | WRITE | С | | Н | Н | L | L | H | L | WRITE | WRITE | WRITE | D | | L | L | L | L | н | н | WRITE | HOLD | WRITE INPUT | A | | L | Н | L | L | н | H | WRITE | HOLD | WRITE INPUT | В | | H | L | L | L | Н | H | WRITE | HOLD | WRITE INPUT | C | | H | H | L | L | H | H | WRITE | HOLD | WRITE INPUT | D | | L | L | н | L | Н | н | READ | HOLD | READ INPUT | A | | L | Н | H | L | Н | H | READ | HOLD | READ INPUT | В | | H | L | H | L | Н | H | READ | HOLD | READ INPUT | C | | Н | Н | Н | L | H | H | READ | HOLD | READ INPUT | D | | X | х | x | Н | Н | L | HOLD | Update all output registers | | All | | X | X | X | H | H | H | HOLD | HOLD | HOLD | All | | X | X | X | X | L | X | *All registers reset to mid/zero-scale | | | All | | X | X | X | H | ₫ | X | *All registers latched to mid/zero-scale | | | All | <sup>\*</sup>DAC-8412 resets to midscale, and DAC-8413 resets to zero scale. L = Logic Low; H = Logic High; X = Don't Care. \*NOTE: THE SIGNALS RDA, WRA, ETC., ARE INTERNAL CONTROL SIGNALS. THEY ARE INCLUDED FOR CLARIFICATION ONLY. Figure 1. I/O Logic Diagram See Figure 1 for a simplified I/O logic diagram. The register select inputs A0 and A1 select individual DAC registers "A" (binary code 00) through "D" (binary code 11). Decoding of the registers is enabled by the $\overline{CS}$ input. When $\overline{CS}$ is high no decoding takes place, and neither the writing nor the reading of the input registers is enabled. The loading of the second bank of registers is controlled by the $\overline{LDAC}$ input. By taking $\overline{LDAC}$ low while $\overline{CS}$ is high, all output registers can be updated simultaneously. Note that the $t_{LWD}$ required pulse width for updating all DACs is a minimum of 170 ns. The $R/\overline{W}$ input, when enabled by $\overline{CS}$ , controls the writing to and reading from the input register. #### Coding Both the DAC-8412 and DAC-8413 use binary coding. The output voltage can be calculated by: $$V_{OUT} = V_{REFL} + \frac{(V_{REFH} - V_{REFL}) * N}{4096}$$ where N is the digital code in decimal. #### RESET The $\overline{RESET}$ function can be used either at power-up or at any time during the DAC's operation. The $\overline{RESET}$ function is independent of $\overline{CS}$ . This pin is active LOW and sets the DAC output registers to either center code for the DAC-8412, or zero code for the DAC-8413. The reset to center code is most useful when the DAC is configured for bipolar references and an output of zero volts after reset is desired. #### Supplies Supplies required are $V_{SS}$ , $V_{DD}$ and $V_{LOGIC}$ . The $V_{SS}$ supply can be set between -15 volts and 0 volts. $V_{DD}$ is the positive supply; its operating range is between +5 and +15 volts. $V_{\rm LOGIC}$ is the digital output reference voltage for the readback function. It is normally connected to +5 volts. This pin is a logic reference input only. It does not supply current to the device. If you are not using the readback function, $V_{LOGIC}$ can be hard-wired to $V_{DD}$ . While $V_{\rm LOGIC}$ does not supply current to the DAC-8412, it does supply currents to the digital outputs when readback is used. #### **Amplifiers** Unlike many voltage output DACs, the DAC-8412 features buffered voltage outputs. Each output is capable of both sourcing and sinking 5 mA at $\pm 10$ volts, eliminating the need for external amplifiers in most applications. These amplifiers are short circuit protected. Careful attention to grounding is important to accurate operation of the DAC-8412. This is not because the DAC-8412 is more sensitive than other 12-bit DACs, but because with four outputs and two references there is greater potential for ground loops. Since the DAC-8412 has no analog ground, the ground must be specified with respect to the reference. #### Reference Configurations Output voltage ranges can be configured as either unipolar or bipolar, and within these choices a wide variety of options exists. The unipolar configuration can be either positive or negative voltage output, and the bipolar configuration can be either symmetrical or nonsymmetrical. Figure 2. Unipolar +10 V Operation Figure 3. Symmetrical Bipolar Operation Figure 3 (Symmetrical Bipolar Operation) shows the DAC-8412 configured for $\pm 10$ volt operation. Note: See the AD688 data sheet for a full explanation of reference operation. Adjustments may not be required for many applications since the AD688 is a very high accuracy reference. However if additional adjustments are required, adjust the DAC-8412 full scale first. Begin by loading the digital full-scale code (FFF<sub>H</sub>), and then adjust the Gain Adjust potentiometer to attain a DAC output voltage of 9.9976 volts. Then, adjust the Balance Adjust to set the center scale output voltage to 0.000 volts. The 0.2 $\mu$ F bypass capacitors shown at the reference inputs in Figure 3 should be used whenever $\pm 10$ volt references are used. Applications with single references or references to $\pm 5$ volts may not require the 0.2 $\mu$ F bypassing. The 6.2 $\Omega$ resistor in series with the output of the reference amplifier is to keep the amplifier from oscillating with the capacitive load. We have found that this is large enough to stabilize this circuit. Larger resistor values are acceptable, provided that the drop across the resistor doesn't exceed a $V_{\rm BE}$ . Assuming a minimum $V_{\rm BE}$ of 0.6 volts and a maximum current of 2.75 mA, then the resistor should be under 200 $\Omega$ for the loading of a single DAC-8412. Using two separate references is not recommended. Having two references could cause different drifts with time and temperature; whereas with a single reference, most drifts will track. Unipolar positive full-scale operation can usually be set with a reference with the correct output voltage. This is preferable to using a reference and dividing down to the required value. For a 10 volt full-scale output, the circuit can be configured as shown in Figure 2. In this configuration the full-scale value is set first by adjusting the 10 k $\Omega$ resistor for a full-scale output of 9.9976 volts. Figure 4 shows the DAC-8412 configured for -10 volt to zero volt operation. A REF-08 with a -10 volt output is connected directly to V<sub>REFL</sub> for the reference voltage. #### Single +5 Volt Supply Operation For operation with a +5 volt supply, the reference should be set between 1.0 and +2.5 volts for optimum linearity. Note that lower reference voltages will have greater effects due to noise. Figure 5 shows a REF-43 used to supply a +2.5 volt reference voltage. The headroom of the reference and DAC are both sufficient to support a +5 volt supply with $\pm 5\%$ tolerance. $V_{\rm DD}$ and $V_{\rm LOGIC}$ should be connected to the same supply and separate bypassing to each pin should be used. Figure 4. Unipolar - 10 V Operation Figure 5. +5 V Single Supply Operation ## **Typical Performance Characteristics** Differential Linearity vs. $V_{REFH}$ Differential Linearity vs. V<sub>REFH</sub> INL vs. V<sub>REFH</sub> INL vs. VREFH Full-Scale Error vs. Time Accelerated by Burn-In Zero-Scale Error vs. Time Accelerated by Burn-In Full-Scale Error vs. Temperature Zero-Scale Error vs. Temperature Channel-to-Channel Matching ( $V_{SUPPLY} = \pm 15 V$ ) Channel-to-Channel Matching ( $V_{SUPPLY} = +5 V$ ) $I_{\rm DD}$ vs. $V_{\rm REFH}$ All DACS High INL vs. Code I<sub>VREFH</sub> vs. Code Settling Time (Positive) Settling Time (Negative) Positive Slew Rate Negative Slew Rate Small Signal Response Power Supply Current vs. Temperature PSRR vs. Frequency IOUT VS. VOUT