### Precision Monalithics Inc ## **FEATURES** | • Fast 3μs Settli | ing Time Max | |---------------------------------------------------|----------------| | Complete Includes Reference, Lac | ider, Op Amp | | Low Power Consumption | 250mW Max | | 6-Bit Resolution 7- | Bit Accuracy | | • 3 Output Options + 10 | V, ±5V, ±10V | | Standard Power Supplies | ± 12V to ± 18V | | <ul> <li>TTL — Compatible Logic Levels</li> </ul> | | | MIL-STD-883 Class B Processing Available | From Stock | | Available in Die Form | | ### **ORDERING INFORMATION**† | | 14-PIN HE | RMETIC DIP | |------------------------|-------------------|---------------------| | FULL TEMP.<br>N.L. LSB | MILITARY<br>TEMP. | COMMERCIAL<br>TEMP. | | ± 1/8 | DAC01Y* | | | ± 1/4 | DAC01BY* | DAC01CY | | | DAC01FY** | DAC01HY** | | ± 1/2 | | DAC01DY | - For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. - \*\* Unipolar only all others unipolar or bipolar. - Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. For ordering information, see 1990/91 Data Book, Section 2. ### **GENERAL DESCRIPTION** The DAC-01 is a complete monolithic 6-bit digital-to-analog converter. The device contains current steering logic, cur- rent sources, a diffused resistor ladder network, precision voltage reference and fast summing op amp on one chip. Monolithic construction provides low power consumption and high reliability. Wide power supply range, three output voltage options, and three input code options assure flexibility for a wide variety of applications. A seventh bit may also be added for greater resolution. Introduced in 1970, the DAC-01 is still the fastest, lowest power, most accurate 6-bit complete monolithic DAC available. The DAC-01 is ideal for CRT deflection circuits, servo positioning controls, digitally programmed power supplies and pulse generators, modem and telephone system digitizing and demodulation circuits, digital filters, and 6-bit A/D converters. ## **PIN CONNECTIONS** # SIMPLIFIED SCHEMATIC # **ABSOLUTE MAXIMUM RATINGS (Note 2)** | | (····· | |----------------------------------------|-------------------| | Operating Temperature | | | DAC-01, DAC-01B, DAC-01F | 55°C to +125°C | | DAC-01C, DAC-01H, DAC-01D | 0°C to +70°C | | Junction Temperature (T <sub>i</sub> ) | 65°C to +150°C | | V+ Supply Voltage to Ground | 0 to +1 <b>8V</b> | | V- Supply Voltage to Ground | 0 to -18V | | Logic Input to Ground | 0.7 to +6V | | Storage Temperature | 65°C to +150°C | | Lead Temperature (Soldering, 60 sec) . | +300°C | | | | | Output Short-Circuit Duration (Note 2)Indefinite | | | | | | | |--------------------------------------------------|--------------------------|-----------------|-------|--|--|--| | PACKAGE TYPE | θ <sub>jA</sub> (Note 3) | Θ <sub>jC</sub> | UNITS | | | | | 8-Pin Hermetic DIP (Y) | 108 | 16 | °C/W | | | | ### NOTES: - Short circuit may be to ground or either supply. Rating applies to +125°C case temperature or +75°C ambient temperature. - Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted. - 3. $\Theta_{jA}$ is specified for worst case mounting conditions, i.e., $\Theta_{jA}$ is specified for device in socket for CerDIP package. # **ELECTRICAL CHARACTERISTICS** at $V_S = \pm 15V$ and over the rated operating temperature range, unless otherwise noted. | PARAMETER | SYMBOL | DAC-01* | DAC-018* | DAC-01F | DAC-01C | DAC-01H | DAC-01D | UNITS | |-------------------------------------------------------------|-----------------|---------------------|---------------------|----------|---------------------|----------|---------------------|--------| | Output Options | | Unipolar<br>Bipolar | Unipolar<br>Bipolar | Unipolar | Unipolar<br>Bipolar | Unipolar | Unipolar<br>Bipolar | | | Temperature Range | TA | -55/+125 | - 55/+ 125 | -55/+125 | 0/+70 | 0/+70 | 0/+70 | °C | | Nonlinearity 25° C/Maximum | NL | ±0.40 | ±0.40 | ± 0.40 | ±0.40 | ±0.40 | ± 0.78 | %FS | | Nonlinearity Over Temperature — Maximum | NL | ± 0.45 | ±0.45 | ± 0.45 | ± 0.45 | ± 0.45 | ± 0.78 | %FS | | Full-Scale Tempco —<br>Maximum | T <sub>C</sub> | ±80 | ±120 | ±80 | ± 160 | ± 160 | ±160 | ppm/°C | | Unipolar Zero-Scale Output<br>Voltage — Maximum (Notes 1, 2 | V <sub>zs</sub> | 25 | 25 | 40 | 25 | 40 | 50 | mV | <sup>\*</sup> Processed to MIL-STD-883 only. # **ELECTRICAL CHARACTERISTICS** for all DAC-01 grades, $V_S = \pm 15V$ and over the rated operating temperature range unless otherwise noted. | | | | | DAC-01 | | | |-----------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------|--------|-------------|--------|---------------------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | Unipolar Full Range<br>Output Voltage ≀Note 3: | Ven | | +10.0 | | +11.75 | v | | Bipolar Output Voltage Note 3 | | $2k\Omega$ load, short pin 11 to pin 12. | | | | | | ±5 Volt Range | | Short pin 13 to pin 14, short pin 10 to pin 11. | | | | | | | V <sub>FR+</sub> | Logic Inputs ≤ 0.8V | +4.93 | _ | +5.94 | v | | | V <sub>FR</sub> | Logic Inputs ≥ 2 0V | -5.94 | _ | -4.93 | V | | ±10 Volt Range | | Open pin 10 | | | | | | | V <sub>FR</sub> , | Logic Inputs ≤ 0.8V | +9.86 | _ | +11.89 | v | | | V <sub>FR</sub> | Logic Inputs ≥ 2.0V | -11.89 | | -9.86 | <b>v</b> | | Bipolar Offset Voltage (Note 1) | | ±5 Volt Range | | <b>⇒ 40</b> | ±70 | | | ±1/2 ( V <sub>FR+</sub> : - V <sub>FS-</sub> ) | | ±10 Volt Range | | ± 80 | ±140 | mV | | Resolution | | | 6 | | _ | Bits | | _ogic Input "0" | VINL | | | | 0.8 | V | | _ogic Input "1" | V <sub>INH</sub> | | 2 | | | V | | ogic Input Current, Each Input | I <sub>IN</sub> | | | ±2 | ±8 | μА | | ower Supply Sensitivity | Pss | $\pm 12V \le V_S \le \pm 18V V_{FS} \approx 10.0V$ | | ±0.01 | ± 0.15 | %V <sub>FS</sub> /V | | ower Consumption | P <sub>d</sub> | No Load | | 200 | 250 | mW | | | 1+ | $V^{+} = +15V$ | _ | _ | 7.3 | _ | | Supply Current | 1- | V <sup>-</sup> = -15V Logic Inputs ≤ 0.8V | | | 9.3 | mA | | Setting Time to ±1/2 LSB Note 4: | t <sub>S</sub> 2.0V ≤ Logic Level ≤ 0.8V T <sub>A</sub> = 25° C | | - | 1.5 | 3 | μS | ### IOTES Zero-scale or bipolar offset voltage can be trimmed to zero volts or to the exact one's or two's complement condition with an external resistor network to pin 11. Logic input voltage ≥ 2.0V. - Full-scale is adjustable to precisely 10V for unipolar operation and 10V or 20V peak-to-peak bipolar operation with an external 500Ω potentiometer from pin 14 to V-. - 4. Guaranteed by design. # **DICE CHARACTERISTICS** DIE SIZE 0.093 imes 0.055 inch, 5115 sq. mils (2.36 imes 1.40 mm, 3.30 sq. mm) For additional DICE ordering information. refer to 1990/91 Data Book, Section 2. - 1. B1 (MSB) - 2. B2 - 3. B3 - 4. B4 5. **B**5 - 6. B6 (LSB) - 7. V+ - 8. ANALOG OUTPUT - 9. GROUND - 10. SCALE FACTOR 11. SUM NODE - 12. BIPOLAR/UNIPOLAR - 13. V- - 14. FULL-SCALE TRIM **WAFER TEST LIMITS** at $T_A = 25$ °C. | PARAMETER | SYMBOL | CONDITIONS | DAC-01N<br>BIPOLAR AND<br>UNIPOLAR<br>LIMIT | DAC-01G<br>BIPOLAR AND<br>UNIPOLAR<br>LIMIT | UNITS | |--------------------|--------|-----------------------|---------------------------------------------|---------------------------------------------|------------| | Nonlinearity | NL | V <sub>S</sub> = ±15V | 1/4 | 1/2 | L.S.B. MAX | | Zero-Scale Voltage | Vzs | V <sub>S</sub> = ±15V | 25 | 35 | mV MAX | **WAFER TEST LIMITS** at $V_S = \pm 15V$ , $T_A = 25\,^{\circ}\text{C}$ , unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | DAC-01<br>LIMIT | UNITS | |-----------------------------------|----------------------------------------|----------------------------------------------------------------|-----------------|-----------| | Unipolar Full-Scale Output | V <sub>FR</sub> | 2kΩ Load, Logic ≤ 0.8V, Short V− to Full-Scale Trim, Unipolar/ | 10.00 | V MIN | | Voltage (All Models) | ************************************** | Bipolar to Ground, and Scale Factor to Sum Node | 11.75 | V MAX | | | | 2kΩ Load, Short Sum Node to Unipolar/Bipolar. | | | | | | Short V- to Full-Scale Trim and Scale Factor to Sum Node. | | | | Bipolar Output Voltage | $V_{FR+}$ | Logic Inputs ≤ 0.8V | +4.93 | V MIN | | ±5 Volt Range | V <sub>FR</sub> . | Logic Inputs ≥ 2.0V | ~5.94 | V MAX | | ± 10 Volt Range | | Open-Scale Factor | | | | | $V_{FR+}$ | Logic Inputs ≤ 0.8V | +9.78 | V MIN | | | $V_{FR-}$ | Logic Inputs ≥ 2.0V | -11.89 | V MAX | | Bipolar Offset Voltage | | ±5 Volt Range | 14/0 | | | $\pm 1/2 (IV_{FR+}I - IV_{FR-}I)$ | | ± 10 Volt Range | ±1/2 | LSB MAX | | Resolution | | | 6 | Bits MAX | | Logic Input "0" | VINL | | 0.8 | V MAX | | Logic Input "1" | VINH | | 2 | V MIN | | Logic Input Current, Each Input | v <sub>ov</sub> | | ±8 | μΑ ΜΑ> | | Power Supply Rejection | PSR | $\pm 12V \le V_S \le \pm 18V, V_S = 10.0V$ | 0.15 | %FS/V MA) | | Power Consumption | Pd | No Load | 250 | mW MA) | | | | | | | NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is no guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. TYPICAL ELECTRICAL CHARACTERISTICS at 25° C. | PARAMETER | SYMBOL | CONDITIONS | DAC-01N<br>TYPICAL | DAC-01G<br>TYPICAL | UNIT | |-------------------|--------|-----------------|--------------------|--------------------|-------| | Settling Time | ts | To ± 1/2 LSB | 1.5 | 1.5 | ц | | Full-Scale Tempco | TCVFS | $V_S = \pm 15V$ | 60 | 90 | ppm/° | # DIGITAL-TO-ANALOG CONVERTERS ### **BASIC CIRCUIT CONNECTIONS** ### **FULL-SCALE ADJUSTMENT TECHNIQUE** # OPTIONAL ZERO-SCALE OR BIPOLAR OFFSET ADJUSTMENT ## **ADDITION OF 7th BIT** ### **BURN-IN CIRCUIT** ### **APPLICATIONS INFORMATION** ### INPUT CODES The DAC-01 uses standard complementary binary coding for unipolar operation (all inputs logic high produces zero output voltage). One's complement coding may be implemented by shorting pin 11 to pin 12 and inverting the MSB (all other bits are not inverted). Complementary offset binary coding may be implemented by shorting pin 11 to pin 12, and injecting approximately $5\mu A$ into pin 11 (which is at ground potential) by using the "optional Zero-Scale or bipolar offset adjustment" circuit. Two's complement code is achieved when the MSB for complementary offset binary is inverted. ### **FULL-SCALE ADJUST** A 500 $\Omega$ pot from pin 14 to V- can be used to adjust the Full-Scale output voltage to exactly 10 volts in unipolar mode or 10 to 20 volts peak-to-peak in bipolar mode. If no pot is used, connect pin 14 to V-. # SCALE FACTOR For $\pm$ 10 volts or $\pm$ 5 volt outputs, short pin 10 to pin 11 (adjusts the feedback resistor around the output amplifier). For $\pm$ 10 volt output, leave pin 10 open. Intermediate output voltages may be obtained by placing a pot between pin 10 and pin 11. This will, however, seriously degrade the Full-Scale temperature coefficient due to the mismatch between the $\pm$ 1150ppm/°C tempco of the diffused resistors and the pot tempco. ## **CAPACITIVE LOADS** When driving capacitive loads greater than 50pF in Unipolar mode or 30pF in Bipolar mode a 100pF capacitor may be placed from pin 11 to ground for added stability. ### LOWER RESOLUTION APPLICATIONS When less than 6 bits of resolution is required, connect unused bits to a voltage level greater than +2.0 volts. The +5 volt logic supply is adequate.