# ■ General Description The AME8510/8520/8530 family allows the user to customize the CPU monitoring function without any external components. The user has a large choice of reset voltage thresholds and output driver configurations, all of which are preset at the factory. Each wafer is trimmed to the customer's specifications. These circuits will ignore fast negative going transients on $V_{\rm DD}$ . The state of the reset output is guaranteed to be correct down to 1V. After $V_{\rm DD}$ crosses above a factory preset threshold, the AME8510/8520/8530 assert a reset signal. After a predetermined time (the "reset" interval) the reset is deasserted. If $V_{\rm DD}$ ever drops below the threshold voltage a reset is asserted immediately. In addition to a supply monitoring function the AME8510/8520 also monitor transitions at the watch dog (WDI) input. If a logic transition does not occur at the WDI pin within a certain time interval (the "watchdog" interval) then a reset is asserted. The reset deasserts after the reset interval, as explained earlier. The AME8510/8530 can both assert a reset manually by pulling the MRB input to ground. Space saving SOT25 packages and micropower quiescent current make this family a natural for portable battery powered equipment. # ■ Applications - Motherboards - Computer peripherals - Portable electronics - Applications using CPUs - Consumer electronics #### **■** Features - Small packages: SOT-23-5 - 7 voltage threshold options - Tight voltage threshold tolerance --- ±1.50% - 12 output driver configuration options - Low temperature coefficient --- 100ppm/°C (max) - Low quiescent current < 3.0μA - 3 bonding options # **■** Pin Configuration SOT-25 Top View ## ■ Ordering Information Please consult AME sales office or authorized Rep. for other RESET TIME interval and Watch Dog time interval. RESET OD RESETB RESETB = Active low # ■ Absolute Maximum Ratings | Parameter | Maximum | Unit | |--------------------|---------|------| | Supply Voltage | 6 | V | | ESD Classification | В | | Caution: Stress above the listed absolute rating may cause permanent damage to the device # **■** Recommended Operating Conditions | Parameter | <b>Rating</b> 0.9 - 5 V | | | |---------------------------|-------------------------|--|--| | Supply Voltage | 0.9 - 5 V | | | | Ambient Temperature Range | - 40 to +85 °C | | | | Junction Temperature | - 40 to +125 °C | | | # **■** Thermal Information | Parameter | Maximum | Unit | |------------------------------------|---------|------| | Thermal Resistance (SOT-25) | 256 | °C/W | | Maximum Junction Temperature | 150 | °C | | Maximum Lead Temperature ( 10 Sec) | 300 | °C | # **■** Electrical Specifications $T_A = 25^{\circ} C$ unless otherwise noted | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------------------|--------------------|---------------------------------------|-----------------------------|------------------------|------|------------------------|-------| | V <sub>DD</sub> Range | V <sub>RANGE</sub> | | | 1 | | 5.5 | V | | Supply Current | I <sub>DD</sub> | WDI and MRB unconnected | | | 3 | 10 | μА | | Reset Threshold* | V <sub>TH</sub> | | | V <sub>TH</sub> - 1.5% | | V <sub>TH</sub> + 1.5% | ٧ | | ResetB Output Voltage Hgh | | V <sub>DD</sub> >V <sub>TH</sub> max | I <sub>SOURCE</sub> =0.5mA, | 0.0)/ | | | V | | Reset Output Voltage Hgh | → V <sub>OH</sub> | V <sub>DD</sub> <v<sub>TH min</v<sub> | TA=-40~85°C | 0.8V <sub>DD</sub> | | | V | | ResetB Output Voltage Low | | V <sub>DD</sub> <v<sub>TH min</v<sub> | I <sub>SNK</sub> =1.2mA, | | | | ., | | Reset Output Voltage Low | V <sub>OL</sub> | V <sub>DD</sub> >V <sub>TH</sub> max | TA=-40~85°C | | | 0.5 | V | | V <sub>DD</sub> to Reset Delay | T <sub>D1</sub> | $V_{DD} = V_{TH} - 100 \text{mV}$ | | | 40 | | μS | | Reset Timeout Period* | T <sub>D2</sub> | TA=-40~85°C | Version F | 140 | 210 | 280 | mS | | Watch Dog Timeout Period* | T <sub>WD</sub> | Version E | | 1120 | 1760 | 2400 | mS | | WDI Pulse Width | T <sub>WDI</sub> | | | 50 | | | nS | | WDU and Three should | WDI <sub>IL</sub> | $V_{DD} = V_{TH} \times 1.2$ | | | | 0.7 | V | | WDI Input Threshold | WDI <sub>IH</sub> | , v <sub>DD</sub> – v | 0.8V <sub>DD</sub> | | | V | | | WDI Input Current | I <sub>IL</sub> | WDI = 0V | | -15 | -8 | | - μΑ | | vvDrinput Guiterit | I <sub>IH</sub> | $WDI = V_{DD} = 5.0V$ | | | 8 | 15 | | | MRB Input Threshold | MRB <sub>IL</sub> | $V_{DD} = V_{TH} \times 1.2$ | | | | 0.7 | V | | WRB input miesnoid | MRB <sub>IH</sub> | , OD – A | 0.8V <sub>DD</sub> | | | | | | MRB Pulse Width | T <sub>WMRB</sub> | | | 1 | | | μS | | MRB Noise Immunity (pulse width with no reset) | | | | | 100 | | nS | | MRB to Reset Delay | T <sub>DMRB</sub> | | | | 500 | | nS | | MRB Pull Up Resistance | | | | 80 | | 120 | Kohm | <sup>\*</sup> See the chart on page 2 for available values of this parameter. # ■ Pin Description | Pin Number | | | | | | |------------|---------|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | AME8510 | AME8520 | AME8530 | Name | Description | | | 1 | 1 | 1 | RESET/<br>RESETB | This pin may be either RESET or RESETB. RESETB is active low. In the case of the AME8520 and AME8530 this pin will always be the opposite polarity from pin 3. This pin can be push/pull or open drain. | | | 2 | 2 | 2 | GND | Ground | | | N/A | 3 | 3 | RESET/<br>RESETB | This pin may be either RESETB or RESET. RESET is active high. In the case of the AME8520 and AME8530 this pin will always be the opposite polarity from pin 1. This pin can be either push/pull or open drain. | | | 3 | N/A | 4 | MRB | Manual Reset. Active low. Pulling this pin low forces a reset. After a low to high transition reset remains asserted for exactly one reset timeout period. This pin is internally pulled high. If this function is unused then float this pin or tie it to V <sub>DD</sub> . | | | 4 | 4 | N/A | WDI | Watch Dog Input. Any transition on this pin will reset the watch dog timer. If this pin remains high or low for longer than the watch dog interval then a reset is asserted. Float or tristate this pin to disable the watch dog feature. | | | 5 | 5 | 5 | $V_{DD}$ | Positive power supply. A reset is asserted after this voltage drops below a predetermined level. After V <sub>DD</sub> rises above that level reset remains asserted until the end of the reset timeout period. | | #### Detailed Description The AME8510/8520/8530 are designed to interface with the reset input of a microprocessor and to prevent CPU execution errors due to power up, power down, and other power supply errors. The AME8510/8520 also monitor the CPU health by checking for signal transitions from the CPU at the WDI input. #### **Reset Output** Each output pin in the family can be configured to be either push/pull or open drain. In addition each output may be either active high or active low with the condition that parts with two outputs must have opposite polarities. Active high reset outputs are denoted as RESET. Active low reset outputs are denoted as RESETB. The selection guide on page 2 of this data sheet shows all possible combinations of output driver configuration. A reset will be asserted if any of three things happen: - 1) $V_{DD}$ drops below the threshold $(V_{TH})$ - 2) The MRB pin is pulled low. - The WDI pin does not detect a transition within the watch dog interval (T<sub>wp</sub>). The reset will remain asserted for the prescribed reset interval after: - 1) $V_{DD}$ rises above the threshold $(V_{TH})$ - 2) MRB goes high - 3) The watch dog timer has timed out causing the reset to assert. Reset Timing Diagram #### **Manual Reset Input** The AME8510 and AME8530 feature a manual reset feature (MRB). A logic low on the MRB pin asserts a reset. The reset remains asserted as long as the MRB pin remains low. After the MRB pin transitions to a high state the reset remains asserted for the prescribed reset interval ( $T_{\rm D2}$ ). The MRB pin is internally pulled up to VDD by a $100 k\Omega$ resistor. It is internally debounced to reject switching transients. The MRB pin is ESD protected by diodes connected to $V_{\rm DD}$ and GND. So the MRB pin should never be driven higher than $V_{\rm DD}$ or lower than GND. #### **Watchdog Input** The AME8510 and AME8520 are equipped with a watch-dog input (WDI). If the microprocessor does not produce a valid logic edge at the the watchdog input (WDI) within the prescribed watchdog interval $(T_{WD})$ then a reset asserts. The reset remains asserted for the required reset interval $(T_{D2})$ At the end of the reset interval the reset is deasserted and the watchdog interval timer starts again from zero. If the watchdog input is left unconnected or is connected to a tri-stated buffer the watchdog function is disabled. As soon as the WDI input is driven either low or high the watchdog function resumes with the watchdog timer set to zero. Watchdog Timing Diagram # ■ Detailed Description (contd.) #### **Watchdog Input Current** The watchdog input pin (WDI) typically sources/sinks $8\mu A$ when driven high or low. So from a power dissipation point of view the duty cycle of the waveform at WDI is unimportant. When the WDI pin is floating or tri-stated the power supply current falls to less than $3.0\mu A$ . #### Glitch Rejection The AME8510/8520/8530 family will reject negative going transients on the $V_{\rm DD}$ line to some extent. The smaller the duration of the transient the larger its amplitude may be without triggering a reset. The "Glitch Rejection" chart in the graphs section of this datasheet shows the relation between glitch amplitude and allowable glitch duration to avoid unintended resets. #### Accurate Output State at Low Vpp With V\_DD voltage on the order of the MOS transistor threshold (<1.0V) the outputs of the AME8510/8520/8530 may become undefined. For parts with active low output (RESETB) a resistor placed between RESETB and GND on the order of $100k\Omega$ will ensure that the RESETB output stays low when $V_{DD}$ is lower than the threshold voltage of the part. In a like manner a resistor on the order of $100k\Omega$ when placed between RESET and $V_{DD}$ will ensure parts with active high output (RESET) will remain high when $V_{DD}$ is lower than the threshold voltage of the part. # Reset time vs Temperature 220 215 210 210 205 200 195 190 -45 -5 25 55 85 115 Temperature (°C) #### **RESETB VOL vs Temperature** # ■ Package Dimension # SOT-25 | SYMBOLS | MILLIN | METERS | INCHES | | | |----------------|--------|--------|-------------|--------|--| | | MIN | MAX | MIN | MAX | | | A | 1.00 | 1.45 | 0.0394 | 0.0571 | | | A <sub>1</sub> | 0.00 | 0.15 | 0.0000 | 0.0591 | | | A2 | 0.70 | 1.25 | 0.0276 | 0.0492 | | | b | 0.35 | 0.55 | 0.0138 | 0.0217 | | | C | 0.08 | 0.25 | 0.0031 | 0.0098 | | | D | 2.70 | 3.10 | 0.1063 | 0.1220 | | | E | 1.40 | 1.80 | 0.0551 | 0.0709 | | | e | 1.90 | BSC | 0.07480 BSC | | | | Н | 2.60 | 3.00 | 0.1024 | 0.1181 | | | L | 0.30 | - | 0.0118 | - | | | θ1 | o° | 10° | o° | 10° | | | $S_1$ | 0.85 | 1.05 | 0.0335 | 0.0413 | | E-Mail: info@ame.com.tw #### Life Support Policy: These products of AME, Inc. are not authorized for use as critical components in life-support devices or systems, without the express written approval of the president of AME, Inc. AME, Inc. reserves the right to make changes in the circuitry and specifications of its devices and advises its customers to obtain the latest version of relevant information. © AME, Inc., January 2002 Document: 2007-DS8510/8520/8530-B # **U.S. Headquarters Analog Microelectronics, Inc.** 3100 De La Cruz Blvd. Suite 201 Santa Clara, CA. 95054-2046 Tel: (408) 988-2388 Fax: (408) 988-2489 # **Corporate Headquarters AME, Inc.** 2F, 189 Kang-Chien Road, Nei-Hu Dist. Taipei 114, Taiwan, R.O.C. Tel: 886 2 2627-8687 Fax: 886 2 2659-2989