

# **Dual-Channel Laser Diode Driver with APC Amplifier** for Multi-Beam Printers

# ISL58125

The ISL58125 is a high-performance dual channel laser driver that provides controlled current to grounded laser diodes. A bias current is summed with the switched current at the IOUT output, allowing the user to optimize laser diode performance.

Output switched current flows when the LVDS signal DATA is high. The output current returns to the fixed-threshold value when DATA is low. Complete  $I_{OUT}$  shut-off is achieved by holding both of the DISx pins Hi, which will override all other control pins.

A fast settling APC amplifier connects directly to the monitor diode. The ISL58125 does not exhibit any time-dependent droop since the calibration gain is stored as a digital number.

# **Ordering Information**

| PART<br>NUMBER<br>(Note) | PART<br>MARKING | PACKAGE<br>Tape & Reel<br>(Pb-free) | PKG.<br>DWG. # |
|--------------------------|-----------------|-------------------------------------|----------------|
| ISL58125CRZ-T13          | 58125 CRZ       | 28 Ld OFN                           | L28.4x5A       |

- 1. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL58125</u>. For more information on MSL please see techbrief <u>TB363</u>.

# **Features**

- · Voltage-controlled Output Current Source
- Very Few External Components Needed
- Internal LVDS Termination Resistors
- 300MHz Switching
- 110mA Output Current per channel
- Rise Time < 500ps
- Fall Time < 500ps
- · APC Loop for Write Power Control
- · Fast Settling APC Amplifier
- Single +5V Supply (±10%)
- Disable Feature for Power-Up Protection and Conserving Power
- · Zero Droop
- · Pb-Free (RoHS compliant)

# **Load Configuration**

• Common-cathode LDs, Common-anode PD



# **Applications**

- Laser Printer Applications
- · Laser Diode Current Switching

# **Pin Configuration**



# **Pin Descriptions**

| PIN NAME         | 1/0 | TYPE       | DESCRIPTION                                                                                      |
|------------------|-----|------------|--------------------------------------------------------------------------------------------------|
| DATA1            | I   | LVDS       | Laser #1 Switching Control                                                                       |
| DATA1B           | I   | LVDS       | Laser #1 Switching Control                                                                       |
| DATA2            | I   | LVDS       | Laser #2 Switching Control                                                                       |
| DATA2B           | I   | LVDS       | Laser #2 Switching Control                                                                       |
| GND              |     | Ground     | Ground                                                                                           |
| DIS1             | I   | Digital    | DIS1 = Low selects IOUT1                                                                         |
| DIS2             | I   | Digital    | DIS2 = Low selects IOUT2                                                                         |
| VC1              | I   | Analog     | Voltage Controlling Laser #1 Switching Current; 0V to 2V input for 0% to 100% output             |
| VC2              | I   | Analog     | Voltage Controlling Laser #2 Switching Current                                                   |
| NC               |     | No Connect | No Connect                                                                                       |
| ERRB             | 0   | Open drain | ERRB = Low when output current is max OR Overheat OR Under Supply Voltage                        |
| IVOUT1<br>IVOUT2 | 0   | Analog     | Calibrate channel with an external trimpot to GND Adjust the IV amplifier gain                   |
| RSET             | 0   | Analog     | Bandgap derived internal reference                                                               |
| ROVR             | I   | Analog     | Resistor sets the peak current at which the error pin ERRB is pulled.                            |
| PDIN             | I   | Analog     | Photo Diode input to the IV amplifier                                                            |
| RBIAS1<br>RBIAS2 |     | Analog     | Resistors set bias threshold current. See "Applications Information" on page 8 for more details. |
| IOUT2            | 0   | Analog     | Laser #2 Current Output                                                                          |
| IOUT1            | 0   | Analog     | Laser #1 Current Output                                                                          |
| VCC              |     | Power      | Supply Voltage                                                                                   |
| CAL1B            | Į   | TTL        | Samples the laser #1 for APC; Active Low                                                         |
| CAL2B            | I   | TTL        | Samples the laser #2 for APC; Active Low                                                         |
| SLPEN            | I   | TTL        | Enable sleep mode when SLPEN = DISx = Hi                                                         |
| Thermal Pad      |     |            | Exposed Thermal Pad should be soldered to GND                                                    |

NOTE: Pins with the same name are not necessary internally connected together. LDD pins must not be used for connecting together external components or features.

# **Absolute Maximum Ratings** $(T_A = +25^{\circ}C)$

# Voltages Applied to: -0.5V to 6.0V VCC -0.5V to V<sub>CC</sub> + 0.5V All Inputs -0.5V to V<sub>CC</sub> + 0.5V IOUT -0.5V to V<sub>CC</sub> LVDS Max Current Inputs 5mA ESD Rating Human Body Model 3kV Charged Device Model 1.5kV

# **Recommended Operating Conditions**

| Thermal Resistance (Typical, Note 4)         | $\theta_{JA}$ (°C/W) |
|----------------------------------------------|----------------------|
| 28 Lead QFN                                  | 42                   |
| Operating Ambient Temperature Range          | 0°C to +85°C         |
| Maximum Junction Temperature                 | +150°C               |
| Storage Temperature Range65                  | °C to +150°C         |
| Pb-Free Reflow Profile                       | see link below       |
| http://www.intersil.com/pbfree/Pb-FreeReflow | .asp                 |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

### NOTE:

 θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

Standard Specification Conditions: Unless otherwise indicated, all tables are: VCC = 5.0V, DIS = Lo,  $T_A = +25$ °C,  $R_{SET} = 3.0k\Omega$ Electrical Specifications Standard conditions, and/or as noted.

| PARAMETER                | DESCRIPTION                        | DESCRIPTION CONDITIONS                         |     | ТҮР | MAX<br>(Note 5) | UNIT |
|--------------------------|------------------------------------|------------------------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub>          | Supply Voltage                     |                                                | 4.5 | 5.0 | 5.5             | V    |
| ISdis                    | Supply Current (Disabled)          | DISx = SLPEN = Hi                              |     | 0.3 | 1.0             | mA   |
| IS2                      | Supply Current (Standby)           | DISx = Hi                                      |     | 22  | 31              | mA   |
| $V_{LO}$                 | Low Voltage Threshold              | All TTL inputs                                 |     |     | 1.2             | V    |
| V <sub>HI</sub>          | High Voltage Threshold             | All TTL inputs                                 | 2.8 |     |                 | V    |
| I <sub>LO</sub>          | Input Low Current                  | All TTL inputs                                 | -20 | -10 |                 | μΑ   |
| I <sub>HI</sub>          | Input High Current                 | All TTL inputs                                 |     |     | 1               | μΑ   |
| V <sub>SHUT</sub>        | VCC Shut Down Voltage              |                                                |     | 2.5 | 2.9             | V    |
| V <sub>LVDS</sub>        | LVDS Input Level                   | Differential, with Vcm = 1.25V                 |     | 0.2 |                 | V    |
| V <sub>CMR</sub>         | LVDS Common Mode Voltage Range     | 300mV <sub>P-P</sub>                           | 0.2 |     | 2.2             | V    |
| V <sub>C</sub>           | Control Voltage                    |                                                | 0.3 |     | 2.6             | V    |
| R <sub>Termination</sub> | Internal LVDS Termination Resistor |                                                |     | 180 |                 | Ω    |
| EERB                     |                                    |                                                |     |     |                 |      |
| Vout <sub>LOW</sub>      | Digital Output Sink Capability     | ERRB pin, sinking 5mA                          |     | 0.4 |                 | V    |
| I <sub>OVR-2k</sub>      | Overcurrent trip point             | ROVR = $2k\Omega$ , ERRB pin goes low          |     | 43  |                 | mA   |
| Vcc <sub>UNR</sub>       | UndervoltageTrip Point             | ERRB pin goes low, No I <sub>OUT</sub> current |     | 2.6 |                 | V    |

# Laser Amplifier Output Standard conditions and/or as noted.

| PARAMETER                | DESCRIPTION             | CONDITIONS                                | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | UNIT |
|--------------------------|-------------------------|-------------------------------------------|-----------------|-----|-----------------|------|
| I <sub>OUT</sub>         |                         |                                           |                 |     |                 |      |
| IOUT <sub>SW-max</sub>   | Switched Output Current | VC = 2.6V                                 | 75              | 81  |                 | mA   |
| IOUT <sub>BIAS-max</sub> | Bias Output Current     | $R_{BIAS} = 1k\Omega$                     | 20              | 35  |                 | mA   |
| I <sub>OFF</sub>         | Output Off Current      | DISx pins set to HIGH                     | -75             | 0   | +75             | μΑ   |
| FREQ <sub>OP</sub>       | Operating Frequency     | I <sub>OUT</sub> = maximum switch current | 200             |     |                 | MHz  |

FN6625.1 July 22, 2013

# Laser Amplifier Output Standard conditions and/or as noted. (Continued)

| PARAMETER               | DESCRIPTION                           | CONDITIONS                                               | MIN<br>(Note 5) | ТҮР | MAX<br>(Note 5) | UNIT |
|-------------------------|---------------------------------------|----------------------------------------------------------|-----------------|-----|-----------------|------|
| IOUT <sub>PSRR</sub>    | I <sub>OUT</sub> Supply Sensitivity   | $I_{OUT} = 20$ mA, $V_{CC} = 5$ V ±10%                   |                 | 13  |                 | %/V  |
| t <sub>R-IOUT</sub>     | I <sub>OUT</sub> Rise Time            | 10% to 90%; typical LD for printer                       |                 | 0.5 |                 | ns   |
| t <sub>F-IOUT</sub>     | I <sub>OUT</sub> Fall Time            | 90% to 10%; typical LD for printer                       |                 | 0.7 |                 | ns   |
| OUTENx_t <sub>on</sub>  | I <sub>OUT</sub> on Propagation Delay | DATAx crossing to I <sub>OUT</sub> at 50% of final value |                 | 5   | 7               | ns   |
| vc                      |                                       |                                                          |                 |     |                 |      |
| t <sub>PD_VC-IOUT</sub> | Propagation Time of VC                | 0.75V to 1.25V step                                      |                 | 16  |                 | ns   |
| t <sub>R_VC-IOUT</sub>  | Rise Time of I <sub>OUT</sub> from VC | 10% to 90%; resistive load, $R_{LOAD} = 10\Omega$        |                 | 25  |                 | ns   |
| t <sub>F_VC-IOUT</sub>  | Fall Time of I <sub>OUT</sub> from VC | 90% to 10%; resistive load, $R_{LOAD} = 10\Omega$        |                 | 22  |                 | ns   |
| VC <sub>BW</sub>        | Bandwidth of VC                       |                                                          |                 | 14  |                 | MHz  |

# **APC Electrical Specifications** Standard conditions and/or as noted.

| PARAMETER           | DESCRIPTION       | CONDITIONS                          | MIN<br>(Note 5) | ТҮР | MAX<br>(Note 5) | UNIT |
|---------------------|-------------------|-------------------------------------|-----------------|-----|-----------------|------|
| t <sub>APC-50</sub> | APC Response Time | OV to 2V step of VC                 |                 | 7.5 |                 | μs   |
| IVgain              | IV Amplifier Gain | External resistor RIV = $500\Omega$ |                 | 3.1 |                 | kΩ   |

# NOTE:

5. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.





# **I<sub>OUT</sub>** Control

| DIS1      | DIS2                    | DATA1    | DATA2                 | CAL1 | CAL2 | SLPEN | I <sub>OUT1</sub>          | I <sub>OUT2</sub>          |  |
|-----------|-------------------------|----------|-----------------------|------|------|-------|----------------------------|----------------------------|--|
| Power-Do  | Power-Down (Sleep Mode) |          |                       |      |      |       |                            |                            |  |
| 1         | 1                       | х        | х                     | Х    | х    | 1     | OFF                        | OFF                        |  |
| Standby ( | Full Stand              | by Curre | nt, No I <sub>O</sub> | UTs) |      |       |                            |                            |  |
| 1         | 1                       | х        | х                     | х    | х    | 0     | OFF                        | OFF                        |  |
| Normal D  | rive                    | •        | •                     | •    | •    | •     |                            | •                          |  |
| 0         | 1                       | 0        | 0                     | 1    | 1    | 0     | ON, BIAS ONLY              | OFF                        |  |
| 1         | 0                       | 0        | 0                     | 1    | 0    | 0     | OFF                        | ON, BIAS ONLY              |  |
| 0         | 0                       | х        | х                     | 0    | 1    | х     | ON, CAL to level set by VC | OFF                        |  |
| 0         | 0                       | х        | х                     | 1    | 0    | х     | OFF                        | ON, CAL to level set by VC |  |
| 0         | 0                       | 1        | 1                     | 1    | 1    | х     | ON                         | ON                         |  |
| 0         | 1                       | 1        | 1                     | 1    | 1    | х     | ON                         | OFF                        |  |
| 1         | 0                       | 1        | 1                     | 1    | 1    | х     | OFF                        | ON                         |  |

NOTE: DATA1 and DATA2: 1 implies DATA>DATAB, 0 implies DATA<DATAB

# **Typical Application**



# **Applications Information**

# **APC System Overview**

As the laser heats up, or ages, its output power declines relative to the applied current, so some form of power control is required. The laser is optically coupled to a photo-diode, so that the laser's optical output can be measured. Laser optical output power is controlled by comparing the externally applied control voltage with the voltage produced by the IV-amplifier which converts the photo-diode's output current into a voltage. Since the calibrated gain is stored as a digital number in a register, the ISL58125 exhibits none of the time-dependent droop that is seen in most printers' laser diode drivers. This is of particular importance during high dot/inch graphics modes where the line may be slowed down very significantly to allow 2400 dots per inch or even more.

### **Fixed-Threshold Laser Bias Control**

When a laser is driven from below threshold to well above threshold, it exhibits a few cycles of a damped oscillation. The amplitude of this oscillation is minimized when the laser is kept above threshold. The "fixed" bias mode is set by asserting a logic Low on the SLPEN pin. To set the laser bias threshold currents,  $I_{BIAS}$ , connect external resistors from RBIAS pins to GND. Figure 1 shows value of  $R_{BIAS}$  corresponding to desired bias current.



FIGURE 1. RBIAS VS BIAS CURRENT

# **Scaling External Resistors**

 $R_{SET}$  is used to scale the switching output current. Switching output current,  $I_{SW}$ , is the function of VC and  $R_{SET}$ 

$$I_{SW} = I_{SW}Gain \times \left(\frac{VC}{R_{DAC}} - \frac{2}{R_{SET}}\right)$$
 (EQ. 1)

Where  $I_{SW}Gain = \sim 17$ ,  $R_{DAC} = 400\Omega$ .

 $R_{BIAS}$  sets bias threshold current. Figure 1 exhibits the relationship between  $I_{BIAS}$  and  $R_{BIAS}$ . The bias current is set as Equation 2:

$$I_{BIAS} = BiasChannelGain \times \frac{InternalVref}{R_{BIAS}}$$
 (EQ. 2)

Where BiasChannelGain =  $\sim$ 40, InternalVref = 1.0V.

 $\mathbf{R}_{\mathbf{OVR}}$  resistor defines the maximum current that can flow in either laser before the ERRB pin puts out a logical

LOW. This can be used to detect fault conditions. Since both channel's overcurrent detectors are ORed together, ERRB going low could indicate a fault in either or both output channels. Note that the ISL58125 does not shut itself down when an overcurrent condition is detected. The device controller is expected to take any required action. The maximum current is governed by Equation 3:

$$I_{TRIP} = \frac{1.05 \text{V}}{(R_{OVR} \times 0.012)} \text{Amp}$$
 (EQ. 3)



FIGURE 2. ROVR VS ITRIP CURRENT

# **Controlling the Sampling**

The switching levels are sampled independently. This can be done during the "off-paper" period.

During calibration mode, the internal servo control will bring the laser diode output power level to match the voltage control level set by VC voltage.

### Typical Application

Upon the printer being powered up, the lasers should be calibrated. This would establish nominal light power outputs, typically a few milliwatts at the laser regardless of the ambient temperature and also any laser aging.

Once everything is ready for printing, the paper is in position and the mirror-motor is phase-locked then the print line(s) can be written. Before, or after, the beam is over the photo-sensitive drum, each laser can be recalibrated. This continual re-calibration will compensate for any temperature drift of the laser, especially at the initial warming up period.

Since the calibrated gain is stored as a digital number in a register, the ISL58125 exhibits no time-dependent droop. With no droop to degrade performance the only limitation now is the lasers' own temperature change along the line. This in turn can be compensated for to some extent by adding a data-dependent compensation signal to the analog VCx input pin. It may be found that in fast draft modes for example, that the laser temperature change is sufficiently small that many lines can be written before the laser(s) need to be recalibrated. If the printed page has a low enough duty cycle, no re-calibration may be needed at all.

The ISL58125 has analog voltage inputs to allow the laser power level to be adjusted during the line. Typically this would be driven with a PWM, low bandwidth signal to

compensate for the differing beam path length as the beam is swept from one side of the page to the other.

Undervoltage, overcurrent and over-temperature error conditions are ORed together and made available on the ERRB pin.

# **Power Supply Decoupling**

Due to the high values of current being switched rapidly on and off, it is important to ensure that the power supply is well decoupled to ground. During switching, the V<sub>CC</sub> undergoes severe current transients, thus every effort should be made to decouple the V<sub>CC</sub> as close to the package as possible. Symptoms that could arise include poor rise/fall times, current overshoot, and poor settling response. It is recomended that VCC inputs should be bypassed with  $4.7\mu F$  // 100nF // 470pF to GND.

Inductance will be in series with the decoupling capacitor at the rate of about 0.6nH/mm of trace or capacitor distance. Thus for a 3mm loop from  $V_{\mbox{\footnotesize{CC}}}$  through the capacitor to ground, 300mA in 1ns will produce 540mV transient on the V<sub>CC</sub>-GND voltage.

For additional products, see www.intersil.com/product tree

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN6625.1

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE     | REVISION | CHANGE                                                                                                                                                                                                      |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7/22/13  | FN6625.1 | Updated datasheet by removing Confidential Watermark, changing Logo, removed side bar with part number, copyright on page 1 and changed Product Information verbiage to About Intersil verbiage on page 14. |
| 11/11/09 | FN6625.0 | Initial Release.                                                                                                                                                                                            |

# **About Intersil**

Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. The company's products address some of the largest markets within the industrial and infrastructure, personal computing and high-end consumer markets. For more information about Intersil, visit our website at <a href="https://www.intersil.com">www.intersil.com</a>.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com/en/support/ask-an-expert.html">www.intersil.com/en/support/ask-an-expert.html</a>. Reliability reports are also available from our website at <a href="https://www.intersil.com/en/support/qualandreliability.html#reliability">https://www.intersil.com/en/support/qualandreliability.html#reliability</a>

FN6625.1 July 22, 2013

# **Package Outline Drawing**

## L28.4x5A

28 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 2, 06/08





TYPICAL RECOMMENDED LAND PATTERN





### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

FN6625.1 July 22, 2013