# RENESAS HD151TS303BST

Spread Spectrum Clock for EMI Solution

REJ03D0216–0101Z Preliminary Rev.1.01 Apr.26.2004

#### Description

The HD151TS303BST is a high-performance Spread Spectrum Clock modulator. It is suitable for low EMI solution.

#### Features

- Supports 10 MHz to 60 MHz operation (Designed for XIN = 48 MHz)
- XIN×1/2 clock out with spread spectrum modulation @3.3 V
- Programmable spread spectrum modulation (±0.5%, ±1.5% central spread modulation.)
- Output Enable function tri-state output.

### **Key Specifications**

- Supply voltages :  $VDD = 3.3 V \pm 0.165 V$
- Clock output duty cycle =  $50\pm5\%$
- Cycle to cycle jitter =  $\pm 250$  ps typ.
- Output slew rate = 0.8 V/ns min.



### **Block Diagram**



### **Pin Arrangement**



### **SSC Function Table**

| OE: SEL0 | Spread Percentage |
|----------|-------------------|
| 0 0      | Hi–Z              |
| 0 1      | Hi–Z              |
| 10       | ±0.5%             |
| 11       | ±1.5%             |
|          |                   |

Note: ±1.5% SSC is selected for default by internal pull-up & down resistors.



#### HD151TS303BST

#### **Clock Frequency Table**

| XIN(MHz) | SSCCLKOUT(MHz)   |
|----------|------------------|
| 48       | 24 <sup>*1</sup> |
| 24       | 12 <sup>*1</sup> |
|          |                  |

Notes: 1. With spread spectrum modulation.

### **Pin Descriptions**

| Pin name  | No. | Туре   | Description                                     |  |
|-----------|-----|--------|-------------------------------------------------|--|
| GND       | 3   | Ground | GND pin                                         |  |
| VDD       | 2   | Power  | Power supplies pin. Normally 3.3 V.             |  |
| NC        | 7   | NC     | Don't connect any VDD or GND.                   |  |
| SSCCLKOUT | 1   | Output | Spread spectrum modulated clock output.         |  |
| XIN       | 4   | Input  | Oscillator input.                               |  |
| XOUT      | 5   | Output | Oscillator output.                              |  |
| SEL0      | 6   | Input  | SSC mode select pin. LVCMOS level input.        |  |
|           |     |        | Pull-up by internal resistor (100 k $\Omega$ ). |  |
| OE        | 8   | Input  | Output Enable. Tri-state output when low.       |  |
|           |     |        | Pull–up by internal resistor (100 k $\Omega$ ). |  |

# **Absolute Maximum Ratings**

| Item                         | Symbol           | Ratings         | Unit | Conditions         |
|------------------------------|------------------|-----------------|------|--------------------|
| Supply voltage               | VDD              | -0.5 to 4.6     | V    |                    |
| Input voltage                | VI               | -0.5 to 4.6     | V    |                    |
| Output voltage <sup>*1</sup> | Vo               | -0.5 to VDD+0.5 | V    |                    |
| Input clamp current          | I <sub>IK</sub>  | -50             | mA   | V <sub>1</sub> < 0 |
| Output clamp current         | I <sub>ОК</sub>  | -50             | mA   | V <sub>O</sub> < 0 |
| Continuous output current    | lo               | ±50             | mA   | $V_{O} = 0$ to VDD |
| Maximum power dissipation    |                  | 0.7             | W    |                    |
| at Ta = 55°C (in still air)  |                  |                 |      |                    |
| Storage temperature          | T <sub>stg</sub> | -65 to +150     | °C   |                    |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

#### **Recommended Operating Conditions**

| Item                     | Symbol          | Min   | Тур | Max     | Unit | Conditions |
|--------------------------|-----------------|-------|-----|---------|------|------------|
| Supply voltage           | VDD             | 3.135 | 3.3 | 3.465   | V    |            |
| DC input signal voltage  |                 | -0.3  | _   | VDD+0.3 | V    |            |
| High level input voltage | V <sub>IH</sub> | 2.0   | _   | VDD+0.3 | V    |            |
| Low level input voltage  | V <sub>IL</sub> | -0.3  | _   | 0.8     | V    |            |
| Input clock duty cycle   |                 | 45    | 50  | 55      | %    |            |



### **DC Electrical Characteristics**

|                    |                |     |     |      |      | $Ta = 25^{\circ}C, VDD = 3.3 V$                                                      |
|--------------------|----------------|-----|-----|------|------|--------------------------------------------------------------------------------------|
| Item               | Symbol         | Min | Тур | Max  | Unit | Test Conditions                                                                      |
| Input low voltage  | VIL            | _   | _   | 0.8  | V    |                                                                                      |
| Input high voltage | VIH            | 2.0 | _   | —    | V    |                                                                                      |
| Input current      | I <sub>I</sub> | —   | _   | ±10  | μA   | V <sub>I</sub> = 0 V or 3.465 V,<br>VDD = 3.465 V, XIN pin                           |
|                    |                | _   | _   | ±100 |      | V <sub>I</sub> = 0 V or 3.465 V,<br>VDD = 3.465 V,<br>SEL0, OE pins                  |
| Input slew rate    |                | 1   | _   | 4    | V/ns | 20% - 80%                                                                            |
| Input capacitance  | Cı             | _   | _   | 4    | pF   | SEL0, OE                                                                             |
| Load capacitance*1 | CL             | _   | 4   | _    | pF   | Between Pin XIN and XOUT                                                             |
| Operating current  |                | _   | 7   | —    | mA   | $      XIN = 24 \text{ MHz}, C_L = 0 \text{ pF}, \\       VDD = 3.3 \text{ V}      $ |

Note: 1. Pin XIN and XOUT each has an 8 pF capacitance. When used with a crystal, the two capacitors combined load the crystal with 4 pF.

If driving XIN with a Reference clock signal, the load capacitance will be 8pF (typical).

# DC Electrical Characteristics / SSC Clock Output

|                |                 |     |     |     |      | $Ta = 25^{\circ}C, VDD = 3.3 V$                       |
|----------------|-----------------|-----|-----|-----|------|-------------------------------------------------------|
| Item           | Symbol          | Min | Тур | Max | Unit | Test Conditions                                       |
| Output voltage | V <sub>OH</sub> | 3.1 | _   | _   | V    | $I_{OH} = -1 \text{ mA}, \text{ VDD} = 3.3 \text{ V}$ |
|                | Vol             | —   | —   | 50  | mV   | I <sub>OL</sub> = 1 mA, VDD = 3.3 V                   |
| Output current | I <sub>OH</sub> | —   | -30 | —   | mA   | V <sub>OH</sub> = 1.5 V                               |
|                | I <sub>OL</sub> | _   | 30  | _   |      | V <sub>OL</sub> = 1.5 V                               |



|                                            |                 |      |     |      |      | $Ta = 25^{\circ}C, VDD = 3.3 V, C_{L} = 15 pF$ |                |  |
|--------------------------------------------|-----------------|------|-----|------|------|------------------------------------------------|----------------|--|
| Item                                       | Symbol          | Min  | Тур | Max  | Unit | <b>Test Conditions</b>                         | Notes          |  |
| Cycle to cycle jitter *1, 2                | tccs            | —    | 250 | 300  |      | SSCCLKOUT,                                     | SSC= ±1.5%     |  |
|                                            |                 |      |     |      |      | 24 MHz                                         | SEL0 = 1       |  |
|                                            |                 |      |     |      |      |                                                | Fig1           |  |
| Output frequency *1, 2                     |                 | 23.4 | _   | 24.6 |      | SSCCLKOUT,                                     | SSC= ±1.5%     |  |
|                                            |                 |      |     |      |      | XIN = 48 MHz                                   | SEL0 = 1       |  |
| Slew rate <sup>*1</sup>                    | t <sub>SL</sub> | 0.8  | _   | _    | V/ns | @48 MHz                                        | 0.4 V to 2.4 V |  |
| Clock duty cycle *1                        |                 | 45   | 50  | 55   | %    |                                                |                |  |
| Output impedance *1                        |                 | _    | 40  | _    | Ω    |                                                |                |  |
| Spread spectrum                            |                 | _    | 33  | _    | KHz  | @24 MHz                                        |                |  |
| modulation frequency *                     | 1               |      |     |      |      | SSCCLKOUT                                      |                |  |
| Input clock frequency                      |                 | 10   | _   | 60   | MHz  |                                                |                |  |
| Stabilization time *1,3                    |                 | _    | _   | 2    | ms   |                                                |                |  |
| Output Enable/Disable time* <sup>1,4</sup> | t <sub>PZ</sub> | _    | _   | 100  | ns   |                                                |                |  |

### AC Electrical Characteristics / SSC Clock Output [Reference Value]

Notes: 1. Parameters are target of design. Not 100% tested in production.

2. Cycle to cycle jitter and output frequency are included spread spectrum modulation.

3. Stabilization time is the time required for the integrated circuit to obtain phase lock of its input signal after power up.

4. Output Enable/Disable time is the time required for the integrated circuit to obtain output signal after the OE pin input.



Figure 1 Cycle to cycle jitter



Figure 2 Output Enable/Disable time



### **Application Information**

#### 1. Recommended Circuit Configuration

The power supply circuit of the optimal performance on the application of a system should refer to Fig. 3.

VDD decoupling is important to both reduce Jitter and EMI radiation.

The C1 decoupling capacitor should be placed as close to the VDD pin as possible, otherwise the increased trace inductance will negate its decoupling capability.

The C2 decoupling capacitor shown should be a tantalum type.



Figure 3 Recommended circuit configuration



#### 2. Example Board Layout Configuration



Figure 4 Example Board Layout



#### 3. Example of TS300 EMI Solution IC's Application



Fig 5 Ref. Clock Input Example



Fig 6 XTAL Ref. Clock Input Example



#### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  The information before purchasing a product listed herein.
  The information described here may contain technical inaccuracies or typographical errors.
  Renesas Technology Corp. assumes no responsibility for any damage, ilability, or other loss rising from these inaccuracies or errors.
  Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
  When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for unter loss resu

- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and
- a mode products of country other than the approved destination.
   Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
   8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



#### **RENESAS SALES OFFICES**

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501

Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900

Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11

Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836

Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

© 2004. Renesas Technology Corp., All rights reserved. Printed in Japan. Colophon .1.0

http://www.renesas.com