## AN4217 <br> Application note

## Designing the SPV1020 with serial and parallel output configurations

By Massimiliano Santo Antonino RAGUSA

## Introduction

The STEVAL-ISV008V1 and STEVAL-ISV018V1 demonstration boards are based on STMicroelectronics' photovoltaic products SPV1020, SPV1001N30 and SPV1001N40.

These boards are designed for innovative distributed PV panels and their size is suitable for most junction boxes available on the market. Each PCB uses three of the SPV1020 solar boost MPPT regulators, whose outputs can be connected in parallel (STEVAL-ISV008V1) or in series (STEVAL-ISV018V1).

Details on the SPV1020 device can be found in the product's datasheet, and in application note AN3392, both available at www.st.com.

The SPV1001N30 is used as a high efficiency bypass device between the input and output. It automatically turns ON when the SPV1020 is OFF due to an input voltage lower than its UVLO.

The SPV1001N40 is used as a high efficiency bypass device at the output stage of each SPV1020. It automatically turns ON when the SPV1020 is OFF, offering a low impedance path from $\mathrm{V}_{\mathrm{OUT}}$ to the output rail $\mathrm{V}_{\mathrm{OUT}+}$, as shown in Figure 5.

## 1 Output parallel and series (bottom and top view) connections

Figure 1. STEVAL-ISV008V1 (output parallel Figure 2. STEVAL-ISV008V1 (output parallel connection) bottom view connection) top view


Figure 3. STEVAL-ISV018V1 (output series connection) bottom view


Figure 4. STEVAL-ISV018V1 (output series connection) top view


## 2 Connections

### 2.1 Input and output connection example

The following figure shows how to connect STEVAL-ISV0x8V1 to a distributed photovoltaic panel and load.

Please note that although the illustration below refers to the STEVAL-ISV008V1, the input and output connections are the same for the STEVAL-ISV018V1.

Figure 5. STEVAL-ISV008V1 input and output connection example


## 3 STEVAL-ISV0x8V1 parallel and series connection

The output pins of different SPV1020 devices can be connected both in parallel and in series. In both cases, the output power ( $\mathrm{P}_{\mathrm{OUT}}$ ) will depend on light irradiation of each panel ( $\mathrm{P}_{\mathrm{IN}}$ ), application efficiency and by the specific constraints of the selected topology.

The objective of this section is to show how the output power is impacted by the selected topology.

Examples with three PV panels are presented and the results can be extended to a larger number of PV panels.

When the SPV1020 is on (light irradiation generating $\mathrm{V}_{\text {in }} \geq 6.5 \mathrm{~V}$ )

## Equation 1

$$
P_{\text {outx }}=\eta \operatorname{Pinx}[x=1 . .3]
$$

When the SPV1020 is off, system efficiency will depend upon the drop of the bypass diodes (D1, D10, D12, as shown in the STEVAL-ISV0x8V1 schematics see Figure 17 and Figure 18):

## Equation 2

$$
P_{\text {outx }}=\eta_{\text {bp }} P_{\text {inx }}[x=1 . .3]
$$

In the case of panel completely shaded:

## Equation 3

$$
\text { Pout } x=0
$$

### 3.0.1 STEVAL-ISV008V1 parallel connection

This topology guarantees the desired output voltage even if only one of the panels is irradiated. Output voltage of the STEVAL-ISV008V1 is limited to the SPV1020 maximum output voltage, which is 40 V .

Figure 5 and 6 show details of the parallel connection topology:

Figure 6. STEVAL-ISV008V1, panel connections for output parallel connection

Figure 7. STEVAL-ISV008V1, component configuration for output parallel connection



The output partitioning (R3/R4, R9/R10, R16/R17 in the STEVAL-ISV0x8V1 schematic) of each of the three SPV1020 devices must be in accordance with the desired $\mathrm{V}_{\text {OUT }}$.
According to the topology:

## Equation 4

$$
\begin{gathered}
V_{\text {out }}=V_{\text {out } 1}=V_{\text {out } 2}=V_{\text {out } 3} \\
\text { lout }=l_{\text {out } 1}+l_{\text {out } 2}+l_{\text {out } 3}
\end{gathered}
$$

According to the light irradiation on each panel $\left(P_{I N}\right)$ and to the system efficiency $(\eta)$, output power is:

## Equation 5

$$
\begin{aligned}
& \text { Pout }=\text { Pout } 1+\text { Pout } 2+\text { Pout } 3 \\
& \text { Pout } \left.x=V_{\text {out } x} * \operatorname{loutx} x=1 . .3\right] \\
& \text { Pinx }=V_{\text {inx }} * \operatorname{linx}[x=1 . .3]
\end{aligned}
$$

Therefore:

## Equation 6

$$
P_{\text {out }}=V_{\text {out }}\left(l_{\text {lout } 1}+l_{\text {out } 2}+l_{\text {out } 3}\right)=\eta P_{\text {in } 1}+\eta P_{\text {in } 2}+\eta P_{\text {in } 3}
$$

Each SPV1020 contributes to the output power providing loutx according to the irradiation of its panel.

Moreover, the desired $\mathrm{V}_{\mathrm{OUT}}$ is guaranteed if at least one of the three PV panels provides enough voltage to turn on the related SPV1020.

Figure 8 shows the power conversion efficiency when $\mathrm{V}_{\mathrm{MPP}}=12 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{MPP}}$ ranges from 1 A to 8 A (in steps of 1 A). Power ranges between 36 W and 288 W .

Figure 8. Power efficiency versus output voltage


Figure 9 shows the MPPT efficiency (*) when $\mathrm{V}_{\mathrm{MPP}}=12 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{MPP}}$ ranges from 1 A to 8 A (in steps of 1A). Power ranges between 36 W and 288 W .
(*) MPPT Efficiency $=\mathrm{P}_{\text {IN }} / \mathrm{P}_{\text {MAX }}$;
$P_{I N}$ is the power measured at the input stage of the $P C B ; P_{M A X}$ is the maximum power the PV panel can provide.

Figure 9. MPPT efficiency versus output voltage


### 3.0.2 STEVAL-ISV018V1 series connection

This topology provides an output voltage that is the sum of the output voltages of each SPV1020 connected in series. The following information shows how the output power is determined by the output series connection.

Figure 10 shows a detail of the series connection topology:

Figure 10. STEVAL-ISV018V1, panel connections for output series connection

Figure 11. STEVAL-ISV018V1, components configuration for output series connection


In this case, the topology constraint implies:

## Equation 7

$$
\begin{gathered}
\text { lout }=l_{\text {out } 1}=l_{\text {out } 2}=l_{\text {out } 3} \\
V_{\text {out }}=V_{\text {out } 1}+V_{\text {out } 2}+V_{\text {out }}
\end{gathered}
$$

In the case where the irradiation is the same for each panel:

## Equation 8

$$
\begin{gathered}
\operatorname{Pin} 1=\operatorname{Pin} 2=\operatorname{Pin} 3 \\
\text { Pout }=3 * \operatorname{Poutx}[x=1 . .3] \\
\text { Poutx }=\frac{1}{3} \text { Pout } \\
\text { Pout } x=V_{\text {out } x} * \text { lout } x=V_{\text {out } 1} * \text { lout }
\end{gathered}
$$

## So

## Equation 9

$$
V_{\text {outx }}=\frac{1}{3} V_{\text {out }}
$$

For example, assuming, $\mathrm{P}_{\text {OUT }}=90 \mathrm{~W}$ and, if desired $\mathrm{V}_{\text {OUT }}=90 \mathrm{~V}$ then
$\mathrm{V}_{\text {OUTX }}=30 \mathrm{~V}$
Lower irradiation for one panel, for example on panel 2, causes lower output power, so lower $\mathrm{V}_{\text {OUT2 }}$ due to the $\mathrm{I}_{\text {OUT }}$ constraint:

## Equation 10

$$
V_{\text {out } x}=\frac{P_{\text {out } x}}{\text { lout }^{\text {out }}}
$$

The output voltage ( $\mathrm{V}_{\mathrm{OUT}}$ ) required by the load can be supplied by the first and third SPV1020 but only up to the limit imposed by their output voltage resistor partitioning (R3/R4, R9/R10, R16/R17 in the STEVAL-ISV0x8V1 schematics).

These examples show various scenarios as shown in the STEVAL-ISV0x8V1 schematics.
Assuming the following conditions: R3/R4 limits $\mathrm{V}_{\text {OUTX }}$ to 40 V and the desired $\mathrm{V}_{\text {OUT }}=90 \mathrm{~V}$.
Example 1:
Panel 2 has 75\% of the irradiation of panels 1 and 3:

## Equation 11

$$
\begin{gathered}
V_{\text {out } 2}=\frac{3}{4} * V_{\text {out } 1}=\frac{3}{4} * V_{\text {out } 3} \\
\text { Pout } 1=\text { Pout } 2=30 \mathrm{~W} \\
\text { Pout } 2=\frac{3}{4} P_{\text {in } 1}=22.5 \mathrm{~W} \\
\text { Pout }=\text { Pout } 1+\text { Pout } 2+\text { Pout } 3=82.5 \mathrm{~W} \\
\text { lout }=\frac{P_{\text {out }}}{V_{\text {out }}}=\frac{82.5}{90}=0.92 \mathrm{~A} \\
\text { Vout } 1^{90}=V_{\text {out } 3}=\frac{30}{0.92}=32.6 \mathrm{~V}
\end{gathered}
$$

Two of the SPV1020 devices (first and third) supply most of the voltage output due to lower irradiation on panel 2.

Note: $\quad$ SPV1020 is a boost controller, so $V_{\text {OUTX }}$ must be higher than $V_{I N X}$, otherwise the SPV1020 turns off and the input power is transferred to the output stage trough bypass diodes (D1, D10 or D12).

Example 2:
Panel 2 has $25 \%$ of the irradiation of panels 1 and 3 :

## Equation 12

$$
\begin{aligned}
& V_{\text {out } 2}=\frac{1}{4} * V_{\text {out } 1}=\frac{1}{4} * V_{\text {out } 3} \\
& \text { Pout } 1=P_{\text {out } 2}=30 \mathrm{~W} \\
& \text { Pout } 2=\frac{1}{4} P_{\text {in } 1}=7.5 \mathrm{~W} \\
& \text { Pout }=P_{\text {out } 1}+\text { Pout } 2+P_{\text {out } 3}=67.5 \mathrm{~W} \\
& \text { lout }=\frac{P_{\text {out }}}{V_{\text {out }}}=\frac{67.5}{90}=0.75 \mathrm{~A} \\
& V_{\text {out } 1}=V_{\text {out } 3}=\frac{30}{0.75}=40 \mathrm{~V} \\
& V_{\text {out } 2}=\frac{7.5}{0.75}=10 \mathrm{~V}
\end{aligned}
$$

In this case the system is at its limit. A lower irradiation will impact $\mathrm{V}_{\text {OUT1 }}$ and/or $\mathrm{V}_{\text {OUT3 }}$ which are already at the limit ( 40 V ) imposed by R3/R4 partitioning.

Example 3:
Panel 2 is completely shaded.
In this case, the maximum $\mathrm{V}_{\text {OUT }}$ available is $80 \mathrm{~V}\left(\mathrm{~V}_{\text {OUT } 1}+\mathrm{V}_{\text {OUT3 }}\right)$.
On the STEVAL-ISV018V1 application board, bypass diode (D4) around the second SPV1020 allows IOUT to flow.

Figure 12 shows power conversion efficiency when $\mathrm{V}_{\mathrm{MPP}}=12 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{MPP}}$ ranges from 1 A to 8 A (in steps of 1 A ). Power ranges between 36 W and 288 W .

Figure 12. Power efficiency versus output voltage


Figure 13. MPPT efficiency versus output voltage


Figure 12 shows MPPT efficiency when $\mathrm{V}_{\mathrm{MPP}}=12 \mathrm{~V}$ and $\mathrm{I}_{\mathrm{MPP}}$ ranges from 1 A to 8 A (in steps of 1 A ). Power ranges between 36 W and 288 W . In both cases all the three strings have the same input power.

Figure 14 shows the output current versus input current when the input power to each string is different. The configurations are:

Table 1. $V_{\text {in }}=12 \mathrm{~V}, \mathrm{~V}_{\text {out }}=80 \mathrm{~V}$

| Istring1 | Istring2 | Istring3 |
| :---: | :---: | :---: |
| 4 | 4 | 4 |
| 6 | 6 | 4 |
| 8 | 8 | 4 |

Figure 14. Output current vs input current


Figure 15. STEVAL-ISV008V1 SPI connection


Figure 16. STEVAL-ISV018V1 SPI connection


In the STEVAL-ISV008V1 the SPI connection is accomplished by means of the J46 connector. Instead in STEVAL-ISV008V1 the SPI connection requires additional external components not present in the STEVAL-ISV008V1. These additional components are shown in Figure 16.

## 4 BOM

The STEVAL-ISV008V1 and STEVAL-ISV018V1 differ mainly in their output configurations (defined by R22 and R23 for STEVAL-ISV008V1 and by R24, R25, R26 and R27 for STEVAL-ISV018V1). The SPI connector J46 is available only on STEVAL-ISV008V1.

The following table shows the list of external components configuring the STEVALISV0x8V1; last column highlights the difference between STEVAL-ISV008V1 and STEVALISV018V1.

The application boards have been designed for PV strings providing $\mathrm{V}_{\mathrm{OC}}=15 \mathrm{~V}, \mathrm{I}_{\mathrm{SC}}=9 \mathrm{~A}$, output voltage of each SPV1020 $\mathrm{V}_{\text {OUT_MAX }}=36 \mathrm{~V}$ and $\mathrm{F}_{\mathrm{SW}}=100 \mathrm{KHz}$.

Table 2. STEVAL-ISV008V1 and STEVAL-ISV018V1 component list

| Component | Name | Value | Supplier | Part number | Notes: <br> [STEVALISV008V1 vs. STEVALISV018V1] |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 3, \mathrm{C} 4, \\ & \mathrm{C} 16, \mathrm{C} 17, \mathrm{C} 18, \\ & \mathrm{C} 21, \\ & \mathrm{C} 24, \mathrm{C} 25, \mathrm{C} 26, \mathrm{C} 29 \end{aligned}$ | Bootstrap capacitors | 100 nF | MURATA EPCOS | GRM188R71C104KA01 C1608X7R1H104K |  |
| C11, C37, C39 | Input supply pin capacitor | $1 \mu \mathrm{~F}$ | MURATA EPCOS | GRM31MR71H105KA8 8 C3216X7R1H105K |  |
| C5, C36, C38 | Input capacitor | 4.7 uF | MURATA EPCOS | GRM32ER71H475KA88 K C3225X7R1H475K |  |
| C9, C14, C22 | Voltage sensing capacitor | 220 pF | MURATA EPCOS | $\begin{gathered} \text { GRM188R71E221KA01 } \\ \text { C1608C0G1H221J } \end{gathered}$ |  |
| C8, C19, C27 | Compensation capacitor | 22 nF | MURATA EPCOS | GRM188R71C223KA01 C1608X7R1H223K |  |
| C10, C15, C23 | Voltage sensing capacitor | 220 pF | MURATA EPCOS | $\begin{gathered} \text { GRM188R71E221KA01 } \\ \text { C1608C0G1H221J } \end{gathered}$ |  |
| C7, C20, C28 | Internal reference voltage capacitor | 470 nF | MURATA EPCOS | GRM188R71A474KA61 C1608X7R1C474K |  |
| $\begin{aligned} & \text { C6, C12, C13, C40, } \\ & \text { C41, C42 } \\ & \text { C30, C31, C32, } \\ & \text { C43, C44, C48 } \\ & \text { C33, C34, C35, } \\ & \text { C45, C46, C47 } \end{aligned}$ | Output capacitor | 4.7 uF | MURATA EPCOS | GRM32ER71H475KA88 K C3225X7R1H475K |  |
| D3, D9, D11 | Noise filter on supply pin | STPS160U | ST | STPS160U |  |

Table 2. STEVAL-ISV008V1 and STEVAL-ISV018V1 component list (continued)

| R1,R11,R18 | Input voltage partitioning resistor | $1.2 \mathrm{M} \Omega$ | VISHAY | D11/CRCW0603 1.2M |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R2,R12,R19 | Input voltage partitioning resistor | $110 \mathrm{k} \Omega$ | CYNTEC | RR0816R-114-DN-11 |  |
| R3,R9,R16 | Output voltage partitioning resistor | $3.9 \mathrm{M} \Omega$ | VISHAY | D11/CRCW0603 4.3M $1 \%$ |  |
| R4,R10,R17 | Output voltage partitioning resistor | $110 \mathrm{k} \Omega$ | CYNTEC | RR0816R-114-DN-11 |  |
| R5,R13,R20 | Compensation resistor | $1 \mathrm{k} \Omega$ | CYNTEC | RR0816R-102-DN-11 |  |
| R6, R8,R15 | Pull up resistor (Note: R6 must be removed if R7 is soldered) | $0 \Omega$ |  |  |  |
| R7 (optional) R14 (optional) R21 (optional) | Oscillator resistor (Note: R6 must be removed if R7 is soldered) | Depending on desired Fsw |  |  |  |
| L1, L2, L3, L4 <br> L5, L6, L7, L8 <br> L9, L10, L11, L12 | Phase $x(x=1 . .4)$ inductors | 47 uH | EPCOS COILCRAFT CYNTEC MURATA B82477G4473M003 MSS1278T-473ML PIMB136T-470MS- 11 $49470 S C$ |  |  |
| D1,D10,D12 | Bypass diodes | $\begin{gathered} \text { SPV1001N } \\ 30 \end{gathered}$ | ST | SV1001N30 |  |
| D2,D4,D8 | Bypass diodes | $\begin{aligned} & \text { STPS15L6 } \\ & \text { OCR_TR } \end{aligned}$ | ST | STPS15L60CB-TR |  |
| J35,J37, J38 | ST SUPPLY | SPV1020 | ST | SPV1020 |  |
| J46 | SPI connector | 6-pin Connector | Phoenix Contact | MPT 0.5/ 6-2.54 | Disconnect ed on STEVALISV018V1. |
| D5,D6,D7 | 600W, 40V unidirectional protection transil | SMBJ36CA | ST | SMBJ36A-TR |  |

Table 2. STEVAL-ISV008V1 and STEVAL-ISV018V1 component list (continued)

| R22, R23 | Output series connection switch | $0 \Omega$ | VISHAY | CRCW25120000Z0EGH | Mounted on STEVALISV008V1; Not Mounted on STEVALISV018V1 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R24, R25, R26, R27 | Output parallel connection switch | $0 \Omega$ | VISHAY | CRCW25120000ZOEGH P | Mounted on STEVALISV018V1; Not Mounted on STEVALISV008V1 |
| J47, J48 | Output connector | $\begin{aligned} & \text { FASTON } \\ & \text { CONNECT } \end{aligned}$ OR |  |  |  |

## 5 Schematic diagrams

Figure 17. STEVAL-ISV008V1 schematic




Figure 18. STEVAL- ISV018V1 schematic



## 6 Layout guidelines

PCB layout is very important in order to minimize noise, high frequency resonance problems and electromagnetic interference.

Paths between each inductor and its relative pin must be designed with the same resistance. Different resistances among the four branches can be the cause of unbalanced current flow among the four branches. Unbalanced currents could damage the chip or cause poor MPPT tracking.

To reduce radiation and resonance problems it is essential to keep high current paths as small as possible.

Large traces for high current paths and an extended ground plane under the metal slug of the package help reduce noise and improve heat dissipation, as well as increase the efficiency.

High current paths are highlighted by thicker lines in the Figure 17 and Figure 18.
Input and output capacitors must be close as possible to the device. Output capacitance must be equally distributed among the $\mathrm{V}_{\text {OUT }}$ pins of the device. For example, refer to the placement of C6, C12, C13, C40, C41 and C42 in Figure 19: STEVAL-ISV008V1 PCB layout example (top view)

Boostrap capacitors (connected between Lx and CBx pins) must be connected as close as possible to the related pins.

External resistor dividers should be as close as possible to the $\mathrm{V}_{\text {IN_SNS }}$ and $\mathrm{V}_{\text {OUT_SNS }}$ pins of the device, and as far as possible from the high current circulating paths, to avoid noise pickup.
For an example of a recommended layout, see the following demonstration board (dimensions expressed in mm ):

Figure 19. STEVAL-ISV008V1 PCB layout example (top view)


Figure 20. STEVAL- ISV008V1 PCB layout example (bottom view)


Figure 21. STEVAL-ISV018V1 PCB layout example (bottom view)


Figure 22. STEVAL- ISV018V1 PCB layout example (bottom view)


## 7 Revision history

Table 3. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- | :--- |
| 22-Jan-2013 | 1 | Initial release. |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com

