

# **Powerful Energy Meter Chipset**

# **ADSST-SALEM-3T**

#### **FEATURES**

**High accuracy** Supports IEC 60687/61036 and ANSI C12.1/12.20 Suitable for class 0.5 and class 0.2 meter Full four quadrant measurement of parameters SPI® compatible serial interface

Pulse output with programmable pulse constant as pulses/kWh or Wh/pulse

Programmable duty cycle for pulse output Embedded calibration routines for gain and dc offset Software based phase and nonlinearity compensation for current transformers

15 kHz sampling frequency

**UART mode enables a PC to directly access all computed** parameters

Flags to indicate tamper conditions Single 3.0 V supply

Developer's kit to accelerate design process (See Ordering Guide for separate ordering number.)

### **GENERAL DESCRIPTION**

The ADSST-SALEM-3T energy meter chipset consists of an efficient ADSST-218x digital signal processor (DSP), a fast and accurate 6-channel, 16-bit ADSST-73360LAR sigma-delta analog-to-digital converter (ADC), and metering software. Two chipset versions are available to support differing ranges of operating temperature: The ADSST-EM-3040 chipset is rated at 0°C to 70°C for commercial applications, while the ADSST-EM-3041 chipset operates at -25°C to +85°C for industrial use.



Figure 1. Block Diagram of a Functional Meter

The ADC and DSP are interfaced to simultaneously acquire voltage and current samples on all three phases and to perform mathematically intensive computations to calculate various instantaneous parameters and perform harmonic analysis. The

#### Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

chipset can be interfaced to any general-purpose microprocessor to develop state of the art tri-vector or polyphase energy metering solutions with a wide range of basic currents from 1 A to 30 A. By incorporating a comprehensive data set of parameters, including instantaneous measurements, accumulated parameters, and harmonic analysis data, the ADSST-SALEM-3T chipset meets high end energy metering requirements. The ability to easily configure the chipset for various parameters makes it a very flexible solution.

The phase and nonlinearity compensation for current transformers is done in software (patent pending) without having to use any passive components in the circuit for compensation, thus minimizing variations in accuracy with temperature and time.

The ADSST-SALEM-3T measures and computes a large number of parameters essential for high end metering.

Table 1.

| Parameter                                                             | Each Phase | Total    |
|-----------------------------------------------------------------------|------------|----------|
| RMS Voltage                                                           | ✓          |          |
| RMS Current                                                           | ✓          |          |
| Active Power                                                          | ✓          | ✓        |
| Apparent Power                                                        | ✓          | ✓        |
| Inductive Reactive Power                                              | ✓          | ✓        |
| Capacitive Reactive Power                                             | ✓          | ✓        |
| Power Factor                                                          | ✓          | ✓        |
| Frequency                                                             |            | ✓        |
| Positive Active Energy                                                | ✓          | ✓        |
| Negative Active Energy                                                | ✓          | ✓        |
| Apparent Energy                                                       | ✓          | ✓        |
| Positive Inductive Reactive Energy                                    | ✓          | ✓        |
| Negative Inductive Reactive Energy                                    | ✓          | ✓        |
| Positive Capacitive Reactive Energy                                   | ✓          | ✓        |
| Negative Capacitive Reactive Energy                                   | ✓          | ✓        |
| Voltage Magnitude and Phase for All<br>Odd Harmonics up to 21st Order | <b>✓</b>   | <b>✓</b> |
| Current Magnitude and Phase for All<br>Odd Harmonics up to 21st Order | <b>✓</b>   | <b>√</b> |

The ADSST-SALEM-3T offers some excellent features that make the final meter cost-effective and easy to manufacture.

© 2004 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

|    | Easy Calibration                          | . 3 |
|----|-------------------------------------------|-----|
|    | Effective Phase Compensation              | . 3 |
|    | Ease of Design                            | . 3 |
|    | Quadrant and Other Conventions            | . 3 |
|    | General Description of the ADSST-218x DSP | . 4 |
|    | Architecture Overview                     | . 4 |
|    | ADSST-218x Common-Mode Pins               | . 6 |
|    | Clock Signals                             | . 7 |
|    | RESET                                     | . 7 |
|    | Recommended Operating Conditions          | . 7 |
| 4  | DSST-218x Electrical Characteristics      | . 8 |
| 4  | bsolute Maximum Ratings—ADSST-218x        | . 9 |
|    | ESD Caution                               | . 9 |
| ٥i | in Configuration—ADSST-218x               | 10  |

| General Description of the ADSST-73360LAR ADC11  |
|--------------------------------------------------|
| Specifications—ADSST-73360LAR                    |
| Absolute Maximum Ratings—ADSST-73360LAR 14       |
| ESD Caution                                      |
| Pin Configuration and Pin Function Descriptions— |
| ADSST-73360LAR                                   |
| Pin Function Descriptions                        |
| Grounding and Layout                             |
| Power-Up Initialization and Data from the        |
| ADSST-SALEM-3T                                   |
| Voltage and Current Sensing                      |
| Accuracy of Reference Design Using the           |
| ADSST-SALEM-3T Chipset 18                        |
| Outline Dimensions                               |
| Ordering Guide                                   |

### **REVISION HISTORY**

7/04—Revision 0: Initial Version

#### **EASY CALIBRATION**

The ADSST-SALEM-3T chipset has highly advanced calibration routines embedded into the software. Ease of calibration is the key feature in this chipset. By sending specific commands to the ADSST-SALEM-3T chipset, the dc offsets and gains for all voltage and current channels can be calibrated automatically. Active and reactive power calibration is also available for fine-tuning the errors.

The meter and calibration constants are stored in an external flash memory, and the lock/unlock calibration feature enables protection of the calibration constants. The ability to upgrade the firmware residing in the flash memory makes the meter adaptable to future needs.

### **EFFECTIVE PHASE COMPENSATION**

The ADSST-SALEM-3T chipset employs an algorithm (patent pending) for phase compensation. The ADSST-SALEM-3T chipset based meter, which is very effective and user friendly, can be calibrated for phase compensation at three current points to cover the complete current range. This also reduces the cost of the end product by reducing the cost of the sensing elements, i.e., current transformers.

#### **EASE OF DESIGN**

Designing a complete meter using the ADSST-SALEM-3T is very easy with the ADSST-SALEM-3T-DK developer's kit. The kit in the UART mode enables a user to evaluate and test the computational element by connecting to a PC, without building the complete hardware.

### **QUADRANT AND OTHER CONVENTIONS**

The metering data computed by the ADSST-SALEM-3T chipset uses the following conventions for various parameters:

- Figure 2 gives the quadrant conventions used by the chipset.
- Import means power delivered from the utility to the user.
- Export means power delivered by the user to the utility.
- Total means total of all three phases.

Import and export are with reference to consumption.

U, I: Magnitude of voltage and current

P: Active Power  $(U \times I \times \cos \Phi)$ 

Q: Reactive Power  $(U \times I \times \sin \Phi)$ 

Φ: Phase angle from the standpoint of I with respect to U, always positive in counterclockwise direction.

Phase U: L1 =  $0^{\circ}$  Abs L2 =  $240^{\circ}$  Abs L3 =  $120^{\circ}$  Abs



Figure 2. Quadrant Conventions

### **GENERAL DESCRIPTION OF THE ADSST-218X DSP**

The ADSST-218x is a single-chip microcomputer optimized for digital signal processing (DSP) and other high speed numeric processing applications.

The DSP combines the ADSP-2100 family base architecture (three computational units, data address generators, and a program sequencer) with two serial ports, a 16-bit internal DMA port, a byte DMA port, a programmable timer, flag I/O, extensive interrupt capabilities, and on-chip program and data memory.

The ADSST-218x is fabricated in a high speed, low power CMOS process. Every instruction can execute in a single processor cycle.

The ADSST-218x's flexible architecture and comprehensive instruction set enable the processor to perform multiple operations in parallel. In one processor cycle, the ADSST-218x can:

- Generate the next program address
- Fetch the next instruction
- Perform one or two data moves
- Update one or two data address pointers
- Perform a computational operation

This takes place while the processor continues to:

- Receive and transmit data through the two serial ports
- Receive and/or transmit data through the internal DMA port
- Receive and/or transmit data through the byte DMA port
- Decrement timer

#### **ARCHITECTURE OVERVIEW**

The ADSST-218x instruction set provides flexible data moves and multifunction (one or two data moves with a computation) instructions. Every instruction can be executed in a single processor cycle. The ADSST-218x assembly language uses an algebraic syntax for ease of coding and readability. A comprehensive set of development tools supports program development.

Figure 3 is the functional block diagram of the ADSST-218x. The processor contains three independent computational units: the ALU, the multiplier/accumulator (MAC), and the shifter. The computational units process 16-bit data directly and have provisions to support multiprecision computations.



Figure 3. Functional Block Diagram

Efficient data transfer is achieved with the use of five internal buses:

- Program Memory Address (PMA) Bus Program Memory Data (PMD) Bus
- Data Memory Address (DMA) Bus
- Data Memory Data (DMD) Bus
- Result (R) Bus

The byte memory and I/O memory space interface supports slow memories and I/O memory-mapped peripherals with programmable wait state generation. External devices can gain control of external buses with bus request/grant signals ( $\overline{BR}$ ,  $\overline{BGH}$ , and  $\overline{BG0}$ ). One execution mode (go mode) enables the ADSST-218x to continue running from on-chip memory. Normal execution mode requires the processor to halt while buses are granted.

The ADSST-218x can respond to 11 interrupts. There are up to six external interrupts (one edge sensitive, two level sensitive, and three configurable) and seven internal interrupts generated by the timer, the serial ports (SPORTs), the byte  $\underline{DMA}$  port, and the power-down circuitry. There is also a master  $\overline{RESET}$  signal. The two serial ports provide a complete synchronous serial interface with optional companding in hardware and a wide variety of framed or frameless data transmit and receive modes of operation.

### **Serial Ports**

The ADSST-218x incorporates two complete synchronous serial ports (SPORT0 and SPORT1) for serial communications and multiprocessor communication.

### **Package Description**

The ADSST-218x is available in a 100-lead low profile quad flat package (LQFP, refer to Figure 5).

### **ADSST-218X COMMON-MODE PINS**

Table 2.

| Pin Name                | No. of Pins | I/O        | Function                                                                                                           |  |  |  |
|-------------------------|-------------|------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|
| BG                      | 1           | 0          | Bus Grant Output                                                                                                   |  |  |  |
| BGH                     | 1           | 0          | Bus Grant Hung Output                                                                                              |  |  |  |
| BMS                     | 1           | 0          | Byte Memory Select Output                                                                                          |  |  |  |
| BR                      | 1           | 1          | Bus Request Input                                                                                                  |  |  |  |
| CMS                     | 1           | 0          | Combined Memory Select Output                                                                                      |  |  |  |
| DMS                     | 1           | 0          | Data Memory Select Output                                                                                          |  |  |  |
| IOMS                    | 1           | 0          | Memory Select Output                                                                                               |  |  |  |
| PMS                     | 1           | 0          | Program Memory Select Output                                                                                       |  |  |  |
| RD                      | 1           | 0          | Memory Read Enable Output                                                                                          |  |  |  |
| RESET                   | 1           |            | Processor Reset Input                                                                                              |  |  |  |
| WR                      | 1           | 0          | Memory Write Enable Output                                                                                         |  |  |  |
| IRQ2/                   | 1           | 1          | Edge- or Level-Sensitive Interrupt Request <sup>1</sup>                                                            |  |  |  |
| PF7                     | '           | I/O        | Programmable I/O Pin                                                                                               |  |  |  |
| IRQL1/                  | 1           | 1/0        | Level-Sensitive Interrupt Requests <sup>1</sup>                                                                    |  |  |  |
| PF6                     | •           | I/O        | Programmable I/O Pin                                                                                               |  |  |  |
| IRQL0/                  | 1           | 1/0        | Level-Sensitive Interrupt Requests <sup>1</sup>                                                                    |  |  |  |
| PF5                     | '           | I/O        | Programmable I/O Pin                                                                                               |  |  |  |
| IRQE/                   | 1           | 1/0        | Edge-Sensitive Interrupt Requests <sup>1</sup>                                                                     |  |  |  |
| PF4                     | 1           | I/O        | Programmable I/O Pin                                                                                               |  |  |  |
| MODE A                  | 1           | 1/0        | Mode Select Input–Checked only during RESET                                                                        |  |  |  |
|                         | 1           | 1/0        | Programmable I/O Pin during Normal Operation                                                                       |  |  |  |
| PF0                     | 1           | I/O        | 3 1                                                                                                                |  |  |  |
| MODE B                  | ļ           | 1 1/0      | Mode Select Input–Checked only during RESET                                                                        |  |  |  |
| PF1                     | 1           | I/O        | Programmable I/O Pin during Normal Operation                                                                       |  |  |  |
| MODE C                  | 1           | 1          | Mode Select Input–Checked only during RESET                                                                        |  |  |  |
| PF2                     |             | I/O        | Programmable I/O Pin during Normal Operation                                                                       |  |  |  |
| MODE D                  | 1           |            | Mode Select Input–Checked only during RESET                                                                        |  |  |  |
| PF3                     |             | I/O        | Programmable I/O Pin during Normal Operation                                                                       |  |  |  |
| CLKIN, XTAL             | 2           |            | Clock or Quartz Crystal Input                                                                                      |  |  |  |
| CLKOUT                  | 1           | 0          | Processor Clock Output                                                                                             |  |  |  |
| EZ-Port                 | 9           | I/O        | For Emulation Use                                                                                                  |  |  |  |
| FI, FO<br>FL0, FL1, FL2 | 3           |            | Flag In, Flag Out <sup>2</sup>                                                                                     |  |  |  |
| GND                     | 3<br>10     | 0          | Output Flags Power and Ground                                                                                      |  |  |  |
| IRQ1:0                  | 10          |            | Edge- or Level-Sensitive Interrupts                                                                                |  |  |  |
| PWD                     | 1           | 1          |                                                                                                                    |  |  |  |
|                         | 1           | -          | Power-Down Control Input Serial Port I/O Pins                                                                      |  |  |  |
| SPORT0<br>SPORT1        | 5           | I/O<br>I/O | Serial Port I/O Pins  Serial Port I/O Pins                                                                         |  |  |  |
| PWDACK                  | 5           | 0          | Power-Down Control Output                                                                                          |  |  |  |
| V <sub>DDEXT</sub>      | 4           |            | External V <sub>DD</sub> (2.5 V or 3.3 V) Power (LQFP)                                                             |  |  |  |
| V <sub>DDEXT</sub>      | 7           | <u> </u>   | External V <sub>DD</sub> (2.5 V or 3.3 V) Power (LQFP)  External V <sub>DD</sub> (2.5 V or 3.3 V) Power (Mini-BGA) |  |  |  |
| V <sub>DDINT</sub>      | 2           |            | Internal V <sub>DD</sub> (2.5 V) Power (LQFP)                                                                      |  |  |  |
| V <sub>DDINT</sub>      | 4           | li         | Internal V <sub>DD</sub> (2.5 V) Power (LQTP)                                                                      |  |  |  |
| ▼ DUINI                 | 1.          | L <u>'</u> | Internal VDD (2.3 V) FOWER (WITHFDOA)                                                                              |  |  |  |

Interrupt/flag pins retain both functions concurrently. If IMASK is set to enable the corresponding interrupts, the DSP will vector to the appropriate interrupt vector address when the pin is asserted, either by external devices or set as a programmable flag.

2SPORT configuration determined by the DSP System Control register. Software configurable.

### **CLOCK SIGNALS**

Either a crystal or a TTL compatible clock signal can clock the ADSST-218x.

If an external clock is used, it should be a TTL compatible signal running at half the instruction rate. The signal is connected to the processor's CLKIN input. When an external clock is used, the XTAL input must be left unconnected.

Because the ADSST-218x includes an on-chip oscillator circuit, an external crystal may be used. The crystal should be connected across the CLKIN and XTAL pins, with two capacitors connected as shown in Figure 4. The capacitor values are dependent on the crystal type and should be specified by the crystal manufacturer. A parallel resonant, fundamental frequency, microprocessor grade crystal should be used.

A clock output (CLKOUT) signal is generated by the processor at the processor's cycle rate. This can be enabled and disabled by the CLKODIS bit in the SPORT0 autobuffer control register.



Figure 4. External Crystal Connections

### RESET

The RESET signal initiates a master reset of the ADSST-2185x. The RESET signal must be asserted during the power-up sequence to assure proper initialization. RESET during initial power-up must be held long enough to enable the internal clock to stabilize. If RESET is activated any time after power-up, the clock continues to run and does not require stabilization time.

The power-up sequence is defined as the total time required for the crystal oscillator circuit to stabilize after a valid  $V_{\rm DD}$  is applied to the processor and for the internal phase-locked loop (PLL) to lock onto the specific crystal frequency. A minimum of 2000 CLKIN cycles ensures that the PLL has locked but does not include the crystal oscillator start-up time. During this power-up sequence, the  $\overline{\rm RESET}$  signal should be held low. On any subsequent resets, the  $\overline{\rm RESET}$  signal must meet the minimum pulse-width specification,  $t_{\rm RSP}$ .

The RESET input contains some hysteresis; however, if an RC circuit is used to generate the RESET signal, the use of an external Schmitt trigger is recommended.

# **RECOMMENDED OPERATING CONDITIONS** Table 3.

| Parameter          | Min             | Max            | Unit |
|--------------------|-----------------|----------------|------|
| V <sub>DDINT</sub> | 2.37            | 2.63           | V    |
| $V_{DDEXT}$        | 2.37            | 3.60           | V    |
| $V_{INPUT}^1$      | $V_{1L} = -0.3$ | $V_{IH} = 3.6$ | V    |
| T <sub>AMB</sub>   | 0               | 70             | °C   |

<sup>1</sup>The ADSST-2185x is 3.3 V tolerant (always accepts up to 3.6 V max V<sub>H</sub>), but voltage compliance (on output, V<sub>OH</sub>) depends on the input V<sub>DDEXT</sub>; because V<sub>OH</sub> (MAX) = V<sub>DDEXT</sub> (MAX). This applies to bidirectional pins (D0−D23, RFS0, <u>RFS1, SCL</u>K0, SCLK1, <u>TFS0, A1−A13, PF0−PF7</u>) and input only pins (CLKIN, <u>RESET, BR, DR0, DR1, PWD</u>).

### **ADSST-218X ELECTRICAL CHARACTERISTICS**

Table 4.

| Parameter                                                     | Test Conditions                                                                                   | Min               | Тур | Max | Unit |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------|-----|-----|------|
| V <sub>IH</sub> High Level Input Voltage <sup>1, 2</sup>      | @ V <sub>DDINT</sub> = Max                                                                        | 1.5               |     |     | V    |
| V <sub>IH</sub> High Level CLKIN Voltage                      | @ V <sub>DDINT</sub> = Max                                                                        | 2.0               |     |     | V    |
| V <sub>IL</sub> Low Level Input Voltage <sup>1, 3</sup>       | @ V <sub>DDINT</sub> = Min                                                                        |                   |     | 0.7 | V    |
| V <sub>OH</sub> High Level Output Voltage <sup>1, 4, 5</sup>  | @ $V_{DDEXT} = Min, I_{OH} = -0.5 \text{ mA}$                                                     | 2.0               |     |     | V    |
|                                                               | @ $V_{DDEXT} = 3.0 \text{ V}, I_{OH} = -0.5 \text{ mA}$                                           | 2.4               |     |     | V    |
|                                                               | @ $V_{DDEXT} = Min$ , $I_{OH} = -100 \mu A^6$                                                     | $V_{DDEXT} - 0.3$ |     |     | V    |
| V <sub>OL</sub> Low Level Output Voltage <sup>1, 4, 5</sup>   | $@V_{DDEXT} = Min, I_{OL} = 2 mA$                                                                 |                   |     | 0.4 | V    |
| I <sub>H</sub> High Level Input Current³                      | @ V <sub>DDINT</sub> = Max, V <sub>IN</sub> = 3.6 V                                               |                   |     | 10  | μΑ   |
| I <sub>L</sub> Low Level Input Current <sup>3</sup>           | $ @V_{DDINT} = Max, V_{IN} = 0 V $                                                                |                   |     | 10  | μΑ   |
| I <sub>OZH</sub> Three-State Leakage Current <sup>7</sup>     | @ $V_{DDEXT} = Max, V_{IN} = 3.6 V^8$                                                             |                   |     | 10  | μΑ   |
| I <sub>OZL</sub> Three-State Leakage Current <sup>7</sup>     | $ @V_{DDEXT} = Max, V_{IN} = 0 V^{8} $                                                            |                   |     | 10  | μΑ   |
| IDD Supply Current (Idle)9                                    | @ V <sub>DDINT</sub> = 2.5 V, t <sub>CK</sub> = 15 ns                                             |                   | 9   |     | mA   |
|                                                               | @ $V_{DDINT} = 2.5 \text{ V}$ , $t_{CK} = 13.3 \text{ ns}$                                        |                   | 10  |     | mA   |
| I <sub>DD</sub> Supply Current (Dynamic) <sup>10</sup>        | @ $V_{DDINT} = 2.5 \text{ V}$ , $t_{CK} = 13.3 \text{ ns}^{11}$ , $T_{AMB} = +25^{\circ}\text{C}$ |                   | 35  |     | mA   |
|                                                               | @ $V_{DDINT} = 2.5 \text{ V}$ , $t_{CK} = 15 \text{ ns}^{11}$ , $T_{AMB} = +25^{\circ}\text{C}$   |                   | 38  |     | mA   |
| I <sub>DD</sub> Supply Current (Power-Down) <sup>12</sup>     | @ V <sub>DDINT</sub> = 2.5 V, T <sub>AMB</sub> = +25°C in Lowest Power Mode                       |                   | 100 |     | mA   |
| C <sub>1</sub> Input Pin Capacitance <sup>3, 6</sup>          | @ $V_{IN} = 2.5 \text{ V}$ , $f_{IN} = 1.0 \text{ MHz}$ , $T_{AMB} = +25 ^{\circ}\text{C}$        |                   |     | 8   | рF   |
| C <sub>O</sub> Output Pin Capacitance <sup>6, 7, 12, 13</sup> | @ V <sub>IN</sub> = 2.5 V, f <sub>IN</sub> = 1.0 MHz, T <sub>AMB</sub> = +25°C                    |                   |     | 8   | рF   |

<sup>&</sup>lt;sup>1</sup>Bidirectional pins: D0–D23, RFS0, RFS<u>1</u>, SCLK0, SCLK1, TFS0, TFS1, A1–A13, PF0–PF7. <sup>2</sup>Input only pins: RESET, BR, DR0, DR1, PWD.

<sup>&</sup>lt;sup>3</sup>Input only pins: CLKIN, RESET, BR, DR0, DR1, PWD.

<sup>4</sup>Output pins: BG, PMS, DMS, BMS, IOMS, CMS, RD, WR, PWDACK, A0, DT0, DT1, CLKOUT, FL2–0, BGH.

<sup>&</sup>lt;sup>5</sup>Although specified for TTL outputs, all ADSP-2186 outputs are CMOS compatible and will drive to V<sub>DDEXT</sub> and GND, assuming no dc loads.

<sup>&</sup>lt;sup>6</sup>Guaranteed but not tested.

Three-statable pins: AO-A13, DO-D23, PMS, DMS, BMS, IOMS, CMS, RD, WR, DT0, DT1, SCLK0, SCLK1, TFS0, TFS1, RFS0, RFS1, PF0-PF7.

 $<sup>^{8}</sup>$ 0 V on  $\overline{BR}$ .

<sup>9</sup>Idle refers to ADSST-218x state of operation during execution of IDLE instruction. Deasserted pins are driven to either V<sub>DD</sub> or GND.

<sup>10</sup> JDD measurement taken with all instructions executing from internal memory. 50% of the instructions are multifunction (Types 1, 4, 5, 12, 13, 14), 30% are Type 2 and Type 6, and 20% are idle instructions.

 $<sup>^{11}</sup>V_{IN} = 0$  V and 3 V. For typical figures for supply currents, refer to the Power Dissipation section.

<sup>&</sup>lt;sup>12</sup>Applies to LQFP package type.

<sup>&</sup>lt;sup>13</sup>Output pin capacitance is the capacitive load for any three-stated output pin.

### ABSOLUTE MAXIMUM RATINGS—ADSST-218X

Table 5.

|                                               | Rati   | ng                                 |
|-----------------------------------------------|--------|------------------------------------|
| Parameter                                     | Min    | Max                                |
| Internal Supply Voltage (V <sub>DDINT</sub> ) | -0.3 V | +3.0 V                             |
| External Supply Voltage (VDDEXT)              | -0.3 V | +4.0 V                             |
| Input Voltage <sup>1</sup>                    | -0.3 V | +4.0 V                             |
| Output Voltage Swing <sup>2</sup>             | -0.5 V | $V_{\text{DDEXT}} + 0.5 \text{ V}$ |
| Operating Temperature Range                   | 0°C    | 70°C                               |
| Storage Temperature Range                     | −65°C  | +150°C                             |

<sup>&</sup>lt;sup>1</sup>Applies to bidirectional pins (D0–D23, RFS0, RFS1, SCLK0, SCLK1, TFS0, TFS1, A1–A13, PF0–PF7) and input-only pins (CLKIN, RESET, BR, DR0, DR1, PWD).

<sup>2</sup>Applies to output pins (BG, PMS, DMS, BMS, IOMS, CMS, RD, WR, PWDACK,

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



A0, DT0, DT1, CLKOUT, FL2-FL0, BGH).

### PIN CONFIGURATION—ADSST-218X



Figure 5. Pin Configuration for ADSST-218x in 100-Lead LQFP

# GENERAL DESCRIPTION OF THE ADSST-73360LAR ADC

The ADSST-73360LAR is a 6-channel input analog front end processor for general-purpose applications, including industrial power metering or multichannel analog inputs. It features six 16-bit A/D conversion channels, each of which provides 76 dB signal-to-noise ratio over a dc to 4 kHz signal bandwidth. Each channel also features an input programmable gain amplifier (PGA) with gain settings in eight stages from 0 dB to 38 dB.

The ADSST-73360LAR is particularly suitable for industrial power metering as each channel samples synchronously, ensuring that there is no (phase) delay between the conversions. The ADSST-73360LAR also features low group delay conversions on all channels.

An on-chip reference voltage is included with a nominal value of  $1.2\,\mathrm{V}.$ 

The ADSST-73360LAR is available in a 28-lead SOIC package.



Figure 6. ADSST-73360LAR Functional Block Diagram

## SPECIFICATIONS—ADSST-73360LAR

 $(AVDD=2.7\ V\ to\ 3.6\ V,DVDD=2.7\ V\ to\ 3.6\ V,DGND=AGND=0\ V,\\ f_{MCLK}=16.384\ MHz,\\ f_{SCLK}=8.192\ MHz,\\ f_S=8\ kHz,\\ T_A=T_{MIN}\ to\ T_{MAX}^1,\\ unless\ otherwise\ noted.)$ 

Table 6.

| Parameter                               | Min  | Тур    | Max  | Unit            | Test Conditions                                                           |
|-----------------------------------------|------|--------|------|-----------------|---------------------------------------------------------------------------|
| REFERENCE                               |      |        |      |                 |                                                                           |
| REFCAP                                  |      |        |      |                 |                                                                           |
| Absolute Voltage, VREFCAP               | 1.08 | 1.2    | 1.32 | V               |                                                                           |
| REFCAP TC                               |      | 50     |      | ppm/°C          | 0.1 μF Capacitor Required from REFCAP to AGND2                            |
| REFOUT                                  |      |        |      |                 |                                                                           |
| Typical Output Impedance                |      | 130    |      | Ω               |                                                                           |
| Absolute Voltage, VREFOUT               | 1.08 | 1.2    | 1.32 | V               | Unloaded                                                                  |
| Minimum Load Resistance                 | 1    |        |      | kΩ              |                                                                           |
| Maximum Load Capacitance                |      |        | 100  | pF              |                                                                           |
| ADC SPECIFICATIONS                      |      |        |      |                 |                                                                           |
| Maximum Input Range at VIN 2,3          |      | 1.578  |      | V p-p           | Measured Differentially                                                   |
|                                         |      | -2.85  |      | dBm             |                                                                           |
| Nominal Reference Level at VIN (0 dBm0) |      | 1.0954 |      | V p-p           | Measured Differentially                                                   |
| ,                                       |      | -6.02  |      | dBm             |                                                                           |
| Absolute Gain                           |      |        |      |                 |                                                                           |
| PGA = 0 dB                              | -1.3 |        | +0.6 | dB              | 1.0 kHz                                                                   |
| PGA = 38 dB                             | -0.8 |        | +0.8 | dB              | 1.0 kHz                                                                   |
| Signal to (Noise + Distortion)          |      |        |      |                 |                                                                           |
| PGA = 0 dB                              |      | 76     |      | dB              | $0 \text{ Hz to } 4 \text{ kHz}; f_S = 8 \text{ kHz}$                     |
| PGA = 0 dB                              | 71   | 76     |      | dB              | 0 Hz to 2 kHz; fs = 8 kHz                                                 |
|                                         |      |        |      |                 | $f_{IN} = 60 \text{ kHz}$                                                 |
| PGA = 38 dB                             |      | 58     |      | dB              | $0 \text{ Hz to } 4 \text{ kHz}; f_S = 64 \text{ kHz}$                    |
| Total Harmonic Distortion               |      |        |      |                 |                                                                           |
| PGA = 0 dB                              |      | -80    | -71  | dB              | 0 Hz to 2 kHz; $f_s = 8$ kHz; $f_{IN} = 60$ kHz                           |
| PGA = 38 dB                             |      | -64    |      | dB              | 0 Hz to 2 kHz; $f_S = 64$ kHz; $f_{IN} = 60$ kHz                          |
| Intermodulation Distortion              |      | -78    |      | dB              | PGA = 0 dB                                                                |
| Idle Channel Noise                      |      | -68    |      | dB              | $PGA = 0 dB$ , $f_S = 64 kHz$ ; $SCLK = 16 MHz$                           |
| Crosstalk ADC-to-ADC                    |      | -95    |      | dB              | ADC1 at Idle; ADC2 to ADC6 Input Signal: 60 Hz                            |
| DC Offset                               | -30  |        | +30  | mV              | PGA = 0 dB                                                                |
| Power Supply Rejection                  |      | -55    |      | dB              | Input Signal Level at AVDD and DVDD Pins<br>1.0 kHz, 100 mV p-p Sine Wave |
| Group Delay <sup>4, 5</sup>             |      | 25     |      | μs              | 64 kHz Output Sample Rate                                                 |
|                                         |      | 50     |      | μs              | 32 kHz Output Sample Rate                                                 |
|                                         |      | 95     |      | μς              | 16 kHz Output Sample Rate                                                 |
|                                         |      | 190    |      | μς              | 8 kHz Output Sample Rate                                                  |
| Input Resistance at VIN <sup>2, 4</sup> |      | 25     |      | kΩ <sup>6</sup> | DMCLK = 16.384 MHz                                                        |
| Phase Mismatch                          |      | 0.15   |      | Degrees         | f <sub>IN</sub> = 1 kHz                                                   |
|                                         |      | 0.01   |      | Degrees         | f <sub>IN</sub> = 60 Hz                                                   |

| Parameter                                                                      | Min                   | Тур     | Max             | Unit | Test Conditions                         |
|--------------------------------------------------------------------------------|-----------------------|---------|-----------------|------|-----------------------------------------|
| FREQUENCY RESPONSE                                                             |                       |         |                 |      |                                         |
| (ADC) <sup>7</sup> Typical Output Frequency<br>(Normalized to f <sub>s</sub> ) |                       |         |                 |      |                                         |
| 0                                                                              |                       | 0       |                 | dB   |                                         |
| 0.03125                                                                        |                       | -0.1    |                 | dB   |                                         |
| 0.0625                                                                         |                       | -0.25   |                 | dB   |                                         |
| 0.125                                                                          |                       | -0.6    |                 | dB   |                                         |
| 0.1875                                                                         |                       | -1.4    |                 | dB   |                                         |
| 0.25                                                                           |                       | -2.8    |                 | dB   |                                         |
| 0.3125                                                                         |                       | -4.5    |                 | dB   |                                         |
| 0.375                                                                          |                       | -7.0    |                 | dB   |                                         |
| 0.4375                                                                         |                       | -9.5    |                 | dB   |                                         |
| > 0.5                                                                          |                       | < -12.5 |                 | dB   |                                         |
| LOGIC INPUTS                                                                   |                       |         |                 |      |                                         |
| V <sub>INH</sub> , Input High Voltage                                          | $V_{\text{DD}}-0.8$   |         | $V_{\text{DD}}$ | V    |                                         |
| V <sub>INL</sub> , Input Low Voltage                                           | 0                     |         | 8.0             | V    |                                         |
| I <sub>IH</sub> , Input Current                                                |                       |         | 10              | μΑ   |                                         |
| C <sub>IN</sub> , Input Capacitance                                            |                       |         | 10              | pF   |                                         |
| LOGIC OUTPUT                                                                   |                       |         |                 |      |                                         |
| V <sub>он</sub> , Output High Voltage                                          | $V_{\text{DD}} - 0.4$ |         | $V_{DD}$        | V    | $ I_{OUT}  \le 100 \mu A$               |
| V <sub>oL</sub> , Output Low Voltage                                           | 0                     |         | 0.4             | V    | I <sub>OUT</sub>   ≤ 100 μA             |
| Three-State Leakage Current                                                    | -10                   |         | +10             | μΑ   | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
| POWER SUPPLIES                                                                 |                       |         |                 |      |                                         |
| AVDD1, AVDD2                                                                   | 2.7                   |         | 3.6             | V    |                                         |
| DVDD                                                                           | 2.7                   |         | 3.6             | V    |                                         |
| IDD <sup>8</sup>                                                               |                       |         |                 |      | See Table 7                             |

 $<sup>^{1}</sup>$ Operating temperature range is as follows:  $-40^{\circ}$ C to  $+85^{\circ}$ C. Therefore,  $T_{MIN} = -40^{\circ}$ C and  $T_{MAX} = +85^{\circ}$ C.

Table 7. Current Summary (AVDD = DVDD = 3.3 V)

| Conditions                | Digital Current,<br>Max (mA) | SE | MCLK ON | Comments                                       |
|---------------------------|------------------------------|----|---------|------------------------------------------------|
| ADCs Only On              | 25                           | 1  | Yes     | REFOUT Disabled                                |
| REFCAP Only On            | 1.0                          | 0  | No      | REFOUT Disabled                                |
| REFCAP and REFOUT Only On | 3.5                          | 0  | No      |                                                |
| All Sections On           | 26.5                         | 1  | Yes     | REFOUT Enabled                                 |
| All Sections Off          | 1.0                          | 1  | Yes     | MCLK Active Levels Equal to 0 V and DVDD       |
| All Sections Off          | 0.05                         | 0  | No      | Digital Inputs Static and Equal to 0 V or DVDD |

The above values are in mA and are typical values, unless otherwise noted. MCLK = 16.384 MHz; SCLK = 16.384 MHz.

<sup>&</sup>lt;sup>2</sup>Test conditions: Input PGA set for 0 dB gain (unless otherwise noted).

<sup>&</sup>lt;sup>3</sup>At input to sigma-delta modulator of ADC.

<sup>&</sup>lt;sup>4</sup>Guaranteed by design.

<sup>&</sup>lt;sup>5</sup>Overall group delay will be affected by the sample rate and the external digital filtering.

 $<sup>^6</sup>$ The ADC's input impedance is inversely proportional to DMCLK and is approximated by:  $(4 \times 10^{11})$ /DMCLK.

Frequency response of the ADC measured with input at audio reference level (the input level that produces an output level of 0 dBm0), with 38 dB preamplifier bypassed and input gain of 0 dB.

<sup>&</sup>lt;sup>8</sup>Test Conditions: no load on digital inputs, analog inputs ac-coupled to ground.

### ABSOLUTE MAXIMUM RATINGS—ADSST-73360LAR

 $(T_A = 25$ °C unless otherwise noted)

#### Table 8.

| Parameter                              | Rating                 |
|----------------------------------------|------------------------|
| AVDD, DVDD to GND                      | -0.3 V to +4.6 V       |
| AGND to DGND                           | -0.3 V to +0.3 V       |
| Digital I/O Voltage to DGND            | -0.3 V to DVDD + 0.3 V |
| Analog I/O Voltage to AGND             | -0.3 V to AVDD         |
| Operating Temperature Range            | 0°C to +70°C           |
| Storage Temperature Range              | −65°C to +150°C        |
| Maximum Junction Temperature           | 150°C                  |
| Thermal Impedance $\theta_{JA}$ (SOIC) | 75°C/W                 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### PIN CONFIGURATION AND PIN FUNCTION DESCRIPTIONS—ADSST-73360LAR



Figure 7. ADSST-73360LAR Pin Configuration—RW-28

### **PIN FUNCTION DESCRIPTIONS**

Table 9

| Pin No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VINP2    | Analog Input to the Positive Terminal of Input Channel 2.                                                                                                                                                                                                                                                                                                                                    |
| 2       | VINN2    | Analog Input to the Negative Terminal of Input Channel 2.                                                                                                                                                                                                                                                                                                                                    |
| 3       | VINP1    | Analog Input to the Positive Terminal of Input Channel 1.                                                                                                                                                                                                                                                                                                                                    |
| 4       | VINN1    | Analog Input to the Negative Terminal of Input Channel 1.                                                                                                                                                                                                                                                                                                                                    |
| 5       | REFOUT   | Buffered Output of the Internal Reference, which has a nominal value of 1.2 V.                                                                                                                                                                                                                                                                                                               |
| 6       | REFCAP   | Reference Voltage for ADCs. A bypass capacitor to AGND2 of 0.1 $\mu$ F is required for the on-chip reference. The capacitor should be fixed to this pin. The internal reference can be overdriven by an external reference connected to this pin if required.                                                                                                                                |
| 7       | AVDD2    | Analog Power Supply Connection.                                                                                                                                                                                                                                                                                                                                                              |
| 8       | AGND2    | Analog Ground/Substrate Connection.                                                                                                                                                                                                                                                                                                                                                          |
| 9       | DGND     | Digital Ground/Substrate Connection.                                                                                                                                                                                                                                                                                                                                                         |
| 10      | DVDD     | Digital Power Supply Connection.                                                                                                                                                                                                                                                                                                                                                             |
| 11      | RESET    | Active Low Reset Signal. This input resets the entire chip, resetting the control registers and clearing the digital circuitry.                                                                                                                                                                                                                                                              |
| 12      | SCLK     | Output Serial Clock whose rate determines the serial transfer rate to/from the ADSST-73360LAR. It is used to clock data or control information to and from the serial port (SPORT). The frequency of SCLK is equal to the frequency of the master clock (MCLK) divided by an integer number that is the product of the external master clock rate divider and the serial clock rate divider. |
| 13      | MCLK     | Master Clock Input. MCLK is driven from an external clock signal.                                                                                                                                                                                                                                                                                                                            |
| 14      | SDO      | Serial Data Output of the ADSST-73360LAR. Both data and control information may be output on this pin and are clocked on the positive edge of SCLK. SDO is in three-state when no information is being transmitted and when SE is low.                                                                                                                                                       |
| 15      | SDOFS    | Framing Signal Output for SDO Serial Transfers. The frame sync is one bit wide and it is active one SCLK period before the first bit (MSB) of each output word. SDOFS is referenced to the positive edge of SCLK. SDOFS is in three-state when SE is low.                                                                                                                                    |
| 16      | SDIFS    | Framing Signal Input for SDI Serial Transfers. The frame sync is one bit wide and it is valid one SCLK period before the first bit (MSB) of each input word. SDIFS is sampled on the negative edge of SCLK and is ignored when SE is low.                                                                                                                                                    |
| 17      | SDI      | Serial Data Input of the ADSST-73360LAR. Both data and control information may be input or this pin and are clocked on the negative edge of SCLK. SDI is ignored when SE is low.                                                                                                                                                                                                             |

| Pin No. | Mnemonic | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18      | SE       | SPORT Enable. Asynchronous input enable pin for the SPORT. When SE is set low by the DSP, the output pins of the SPORT are three-stated and the input pins are ignored. SCLK is also disabled internally in order to decrease power dissipation. When SE is brought high, the control and data registers of the SPORT are at their original values (before SE was brought low); however, the timing counters and other internal registers are at their reset values. |
| 19      | AGND1    | Analog Ground Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 20      | AVDD1    | Analog Power Supply Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 21      | VINP6    | Analog Input to the Positive Terminal of Input Channel 6.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 22      | VINN6    | Analog Input to the Negative Terminal of Input Channel 6.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 23      | VINP5    | Analog Input to the Positive Terminal of Input Channel 5.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 24      | VINN5    | Analog Input to the Negative Terminal of Input Channel 5.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 25      | VINP4    | Analog Input to the Positive Terminal of Input Channel 4.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 26      | VINN4    | Analog Input to the Negative Terminal of Input Channel 4.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 27      | VINP3    | Analog Input to the Positive Terminal of Input Channel 3.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 28      | VINN3    | Analog Input to the Negative Terminal of Input Channel 3.                                                                                                                                                                                                                                                                                                                                                                                                            |

### **GROUNDING AND LAYOUT**

Since the analog inputs to the ADSST-73360LAR are differential, most of the voltages in the analog modulator are common-mode voltages. The excellent common-mode rejection of the part will remove common-mode noise on these inputs. The analog and digital supplies of the ADSST-73360LAR are independent and separately pinned out to minimize coupling between analog and digital sections of the device. The digital filters on the encoder section provide rejection of broadband noise on the power supplies, except at integer multiples of the modulator sampling frequency. The digital filters also remove noise from the analog inputs, provided the source does not saturate the analog modulator. However, because the resolution of the ADSST-73360LAR's ADC is high and the noise levels from the ADSST-73360LAR are so low, care must be taken with regard to grounding and layout.

The printed circuit board that houses the ADSST-73360LAR should be designed in such a way that the analog and digital sections are separated and confined to certain sections of the board. The ADSST-73360LAR pin configuration offers a major advantage in that its analog and digital interfaces are connected on opposite sides of the package. This facilitates the use of ground planes that can be easily separated, as shown in Figure 8.



Figure 8. Ground Plane Layout

A minimum etch technique is generally best for ground planes as it gives the best shielding. Digital and analog ground planes should be joined in only one place. If this connection is close to the device, it is recommended to use a ferrite bead inductor as shown in Figure 9.

Avoid running digital lines under the device for they will couple noise onto the die. The analog ground plane should be enabled to run under the ADSST-73360LAR to avoid noise coupling. The power supply lines to the ADSST-73360LAR should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply lines. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and clock signals should never be run near the analog inputs. Traces on opposite sides of the board should run at right angles to each other. This will reduce the effects of feed-through through the board. A microstrip technique is by far the best but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground planes while signals are placed on the other side.

Good decoupling is important when using high speed devices. All analog and digital supplies should be decoupled to AGND and DGND, respectively, with 0.1  $\mu F$  ceramic capacitors in parallel with 10  $\mu F$  tantalum capacitors. To achieve the best from these decoupling capacitors, they should be placed as close as possible to the device, ideally right up against it. In systems where a common supply voltage is used to drive both the AVDD and DVDD of the ADSST-73360LAR, it is recommended that the system's AVDD supply be used. This supply should have the recommended analog supply decoupling between the AVDD pins of the ADSST-73360LAR and AGND, and the recommended digital supply decoupling capacitors between the DVDD pin and DGND.

# POWER-UP INITIALIZATION AND DATA FROM THE ADSST-SALEM-3T

The ADSST-SALEM-3T-EV boot loads the code from the nonvolatile flash memory as shown in the block diagram of a functional meter in Figure 1. The configuration and calibration data also gets loaded from the nonvolatile memory. For further details on boot loading, refer to the ADSST-SALEM-3T-DK (Developer's Kit) User Manual. The user manual also describes various commands for instantaneous and computed parameters.

#### **VOLTAGE AND CURRENT SENSING**

Figure 9 shows the input section for the voltage and current sections. Based on the voltage and current values, the GUI software in the ADSST-SALEM-3T-DK computes the values of resistors R1, R2, and R3. The closest available values to those calculated by the GUI software should be selected and used.



Figure 9. Input Section

The ADSST-73360LAR has a peak-to-peak input range of  $V_{REF} - (V_{REF} \times 0.6525)$  to  $V_{REF} + (V_{REF} \times 0.6525)$ ; for  $V_{REF} = 2.5$  V, this is 0.856 V to 4.14 V p-p. This limit defines the resistance network on the potential circuits and the burden resistance on the secondary side of the CT. Since the ADSST-73360LAR is a unipolar ADC, the ac potential and current signals have to be offset by some dc level. The reference design has a dc offset of 2.5 V. This limits the peak-to-peak signal range of potential and current to 3.28 V p-p or 1.16 V rms.

#### **Potential Section**

The selection of the potential divider circuit should be such that it can:

- Handle high surge voltages
- Have minimum VA burden
- Give approximately 1 V peak headroom to accommodate overvoltages.

#### **Current Section**

The selection of CT ratio and burden resistance should be such that it can:

- Handle the complete dynamic range for the current signal input.
- Give approximately 1 V peak headroom to accommodate loads with high crest factors.

The reference design has a CT with a turns ratio of 1:2500 and burden resistance of 82  $\Omega$ . This generates 0.656 V rms or 0.928 V peak at 20 A current. This leaves enough margin for current pulses or low crest factor loads, such as SMPS. The maximum current can be up to 32.768 A.

### ACCURACY OF REFERENCE DESIGN USING THE ADSST-SALEM-3T CHIPSET

### Overall Accuracy, Power, and Energy Measurement

The accuracy figures are measured under typical specified conditions, unless otherwise indicated.

### Table 10. Test Conditions for Reference Design Using a $\mu$ Metal CT of Class 0.5 Accuracy

| Parameter                                         | Nominal Value                                |
|---------------------------------------------------|----------------------------------------------|
| Nominal Voltage (Phase to Neutral) V <sub>N</sub> | $V_N = 230 \text{ V} \pm 1\%$                |
| Maximum Voltage (Phase to Neutral)                | 300 V                                        |
| Nominal Current                                   | $I_N = 5 A$                                  |
| Maximum Current I <sub>MAX</sub>                  | I <sub>MAX</sub> = 20 A                      |
| Frequency                                         | $F_N = 50 \text{ Hz}/60 \text{ Hz} \pm 10\%$ |
| Temperature                                       | 23 ± 2°C                                     |

### Table 11. Maximum Error (Power and Energies)

| Current                       | Voltage        | PF          | Min | Тур   | Max   | Unit |
|-------------------------------|----------------|-------------|-----|-------|-------|------|
| $0.01 I_N \le I < 0.05 I_N$   | V <sub>N</sub> | 1.0         |     | ±0.1  | ±0.2  | %    |
| $0.05 \ I_N \leq I < I_{MAX}$ | V <sub>N</sub> | 1.0         |     | ±0.1  | ±0.2  | %    |
| $0.02 I_N \le I < 0.1 I_N$    | $V_N$          | 0.5 Lagging |     | ±0.15 | ±0.35 | %    |
|                               |                | 0.8 Leading |     | ±0.15 | ±0.35 | %    |
| $0.05 \ I_N \leq I < I_{MAX}$ | $V_N$          | 0.5 Lagging |     | ±0.1  | ±0.2  | %    |
|                               |                | 0.8 Leading |     | ±0.1  | ±0.2  | %    |

#### **Table 12. Unbalanced Load Error**

| Current                      | Voltage        | PF          | Min | Тур   | Max  | Unit |
|------------------------------|----------------|-------------|-----|-------|------|------|
| $0.05 I_N \le I \le I_{MAX}$ | V <sub>N</sub> | 1.0         |     | ±0.15 | ±0.2 | %    |
| $0.1 I_N \le I \le I_{MAX}$  | V <sub>N</sub> | 0.5 Lagging |     | ±0.15 | ±0.2 | %    |

### **Table 13. Voltage Variation Error**

| Voltage              | Current                           | PF          | Min | Тур   | Max  | Unit |
|----------------------|-----------------------------------|-------------|-----|-------|------|------|
| V <sub>N</sub> ± 10% | $0.05 \; I_N \leq I \leq I_{MAX}$ | 1.0         |     | ±0.05 | ±0.1 | %    |
| $V_N \pm 10\%$       | $0.1\ I_N \leq I \leq I_{MAX}$    | 0.5 Lagging |     | ±0.05 | ±0.1 | %    |

### **Table 14. Frequency Variation Errors**

| Frequency      | Current                         | PF          | Min | Тур   | Max  | Unit |
|----------------|---------------------------------|-------------|-----|-------|------|------|
| $f_N \pm 10\%$ | $0.05\;I_N \leq I \leq I_{MAX}$ | 1.0         |     | ±0.05 | ±0.1 | %    |
| $f_N \pm 10\%$ | $0.1 \ I_N \leq I \leq I_{MAX}$ | 0.5 Lagging |     | ±0.05 | ±0.1 | %    |

### **Table 15. Harmonic Distortion Error**

| Current                         | Current                        | Min | Тур   | Max  | Unit |
|---------------------------------|--------------------------------|-----|-------|------|------|
| 10% of 3 <sup>rd</sup> Harmonic | $0.05 \ I_N \le I \le I_{MAX}$ |     | ±0.05 | ±0.1 | %    |

### **Table 16. Reverse Phase Sequence Error**

| Current            | Voltage        | Min | Тур | Max   | Unit |
|--------------------|----------------|-----|-----|-------|------|
| 0.1 I <sub>N</sub> | V <sub>N</sub> |     |     | ±0.05 | %    |

### **Table 17. Voltage Unbalance Error**

| Current | Voltage                | Min | Тур  | Max  | Unit |
|---------|------------------------|-----|------|------|------|
| In      | V <sub>N</sub> + 15% V |     | ±0.1 | ±0.2 | %    |

### **Table 18. Starting Current**

| Min | Тур  | Max | Unit                |
|-----|------|-----|---------------------|
|     | 0.07 | 0.1 | % of I <sub>N</sub> |

### **OUTLINE DIMENSIONS**



**COMPLIANT TO JEDEC STANDARDS MS-026BED** 

Figure 10. 100-Lead Low Profile Quad Flat Package [LQFP] (ST-100) Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MS-013AE
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 11. 28-Lead Standard Small Outline Package [SOIC]
Wide Body
(RW-28)
Dimensions shown in millimeters and (inches)

# **ORDERING GUIDE**

| Part Number <sup>1</sup>      | <b>Temperature Range</b> | Processors Included | Package |
|-------------------------------|--------------------------|---------------------|---------|
| ADSST-EM-3040 0°C to +70°C AI |                          | ADSST-2185MKST-300  | ST-100  |
|                               |                          | ADSST-73360LAR      | RW-28   |
| ADSST-EM-3041                 | −25°C to +85°C           | ADSST-2185MBST-266  | ST-100  |
|                               |                          | ADSST-73360LAR      | RW-28   |

<sup>&</sup>lt;sup>1</sup> For developer's kit, order ADSST-SALEM-3T-DK.

**NOTES** 

# **NOTES**

| ADO | CT   | CAI  |      | I OT |
|-----|------|------|------|------|
| AU: | -166 | ·2AL | .EIV | -3T  |

NOTES

