

### 1. General description

The 74ABT125 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT125 device is a quad buffer that is ideal for driving bus lines. The device features four Output Enables ( $1\overline{OE}$ ,  $2\overline{OE}$ ,  $3\overline{OE}$ ,  $4\overline{OE}$ ), each controlling one of the 3-state outputs.

### 2. Features and benefits

- Quad bus interface
- 3-state buffers
- Live insertion and extraction permitted
- Output capability: HIGH –32 mA; LOW +64 mA
- Power-up 3-state
- Inputs are disabled during 3-state mode
- Latch-up protection exceeds 500 mA per JESD78 class II level A
- ESD protection:
  - HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V

### 3. Ordering information

#### Table 1.Ordering information

| Type number | Package           |          |                                                                                                                                          |          |  |  |  |
|-------------|-------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
|             | Temperature range | Name     | Description                                                                                                                              | Version  |  |  |  |
| 74ABT125N   | –40 °C to +85 °C  | DIP14    | plastic dual in-line package; 14 leads (300 mil)                                                                                         | SOT27-1  |  |  |  |
| 74ABT125D   | –40 °C to +85 °C  | SO14     | plastic small outline package; 14 leads;<br>body width 3.9 mm                                                                            | SOT108-1 |  |  |  |
| 74ABT125DB  | –40 °C to +85 °C  | SSOP14   | plastic shrink small outline package; 14 leads;<br>body width 5.3 mm                                                                     | SOT337-1 |  |  |  |
| 74ABT125PW  | –40 °C to +85 °C  | TSSOP14  | plastic thin shrink small outline package; 14 leads; body width 4.4 mm                                                                   | SOT402-1 |  |  |  |
| 74ABT125BQ  | –40 °C to +85 °C  | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body $2.5 \times 3 \times 0.85$ mm | SOT762-1 |  |  |  |



74ABT125 Quad buffer: 3-state

## 4. Functional diagram



# 5. Pinning information

#### 5.1 Pinning



#### 5.2 Pin description

| Symbol                               | Pin          | Description                      |
|--------------------------------------|--------------|----------------------------------|
| $1\overline{OE}$ to $4\overline{OE}$ | 1, 4, 10, 13 | output enable input (active LOW) |
| 1A to 4A                             | 2, 5, 9, 12  | data input                       |
| 1Y to 4Y                             | 3, 6, 8, 11  | data output                      |
| GND                                  | 7            | ground (0 V)                     |
| V <sub>CC</sub>                      | 14           | supply voltage                   |

74ABT125\_4 Product data sheet

# 6. Functional description

|               | Function selection <sup>[1]</sup> |    |        |
|---------------|-----------------------------------|----|--------|
| Inputs<br>nOE |                                   |    | Output |
| nOE           |                                   | nA | nY     |
| L             |                                   | L  | L      |
| L             |                                   | Н  | Н      |
| Н             |                                   | X  | Z      |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

# 7. Limiting values

#### Table 4.Limiting values<sup>[1]</sup>

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                    | Min          | Max  | Unit |
|------------------|-------------------------|-----------------------------------------------|--------------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                               | -0.5         | +7.0 | V    |
| VI               | input voltage           |                                               | -1.2         | +7.0 | V    |
| Vo               | output voltage          | output in OFF-state or HIGH-state             | -0.5         | +5.5 | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>1</sub> < 0 V                          | -18          | -    | mA   |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < 0 V                          | -50          | -    | mA   |
| I <sub>O</sub>   | output current          | output in LOW-state                           | -            | 128  | mA   |
| Tj               | junction temperature    |                                               | [2] _        | 150  | °C   |
| T <sub>stg</sub> | storage temperature     |                                               | -65          | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ | <u>[3]</u> _ | 500  | mW   |
|                  |                         |                                               |              |      |      |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability.

[3] SO14 packages: above 70 °C P<sub>tot</sub> derate linearly with 8 mW/K
 SSOP14 and TSSOP20 packages: above 60 °C P<sub>tot</sub> derate linearly with 5.5 mW/K
 DHVQFN14 packages: above 60 °C P<sub>tot</sub> derate linearly with 4.5 mW/K

### 8. Recommended operating conditions

#### Table 5.Operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                           | Conditions  | Min | Max             | Unit |
|------------------|-------------------------------------|-------------|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      |             | 4.5 | 5.5             | V    |
| VI               | input voltage                       |             | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage            |             | 2.0 | -               | V    |
| V <sub>IL</sub>  | LOW-level Input voltage             |             | -   | 0.8             | V    |
| I <sub>OH</sub>  | HIGH-level output current           |             | -32 | -               | mA   |
| l <sub>OL</sub>  | LOW-level output current            |             | -   | 64              | mA   |
| Δt/ΔV            | input transition rise and fall rate |             | -   | 10              | ns/V |
| T <sub>amb</sub> | ambient temperature                 | in free air | -40 | +85             | °C   |

74ABT125 4

© NXP B.V. 2010. All rights reserved.

#### Quad buffer; 3-state

### 9. Static characteristics

| Symbol                                      | Parameter                             | Conditions                                                                                                                                                                    |            | 25 °C |       |      | –40 °C t | o +85 °C | Unit |
|---------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-------|------|----------|----------|------|
|                                             |                                       |                                                                                                                                                                               |            | Min   | Тур   | Max  | Min      | Max      |      |
| V <sub>IK</sub>                             | input clamping voltage                | V <sub>CC</sub> = 4.5 V; I <sub>IK</sub> = -18 mA                                                                                                                             |            | -     | -0.9  | -1.2 | -        | -1.2     | V    |
| V <sub>OH</sub>                             | HIGH-level output                     | $V_{I} = V_{IL} \text{ or } V_{IH}$                                                                                                                                           |            |       |       |      |          |          |      |
|                                             | voltage                               | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                                                                                                      |            | 2.5   | 2.9   | -    | 2.5      | -        | V    |
|                                             |                                       | $V_{CC} = 5.0 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$                                                                                                                      |            | 3.0   | 3.4   | -    | 3.0      | -        | V    |
|                                             |                                       | $V_{CC} = 4.5 \text{ V}; \text{ I}_{OH} = -32 \text{ mA}$                                                                                                                     |            | 2.0   | 2.4   | -    | 2.0      | -        | V    |
| V <sub>OL</sub>                             | LOW-level output voltage              | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 4.5 \ \text{V}; \ \textbf{I}_{OL} = 64 \ \text{mA}; \\ \textbf{V}_{I} = \textbf{V}_{IL} \ \text{or} \ \textbf{V}_{IH} \end{array}$ |            | -     | 0.35  | 0.55 | -        | 0.55     | V    |
| l <sub>l</sub>                              | input leakage current                 | $V_{CC}$ = 5.5 V; $V_I$ = GND or 5.5 V                                                                                                                                        |            | -     | ±0.01 | ±1.0 | -        | ±1.0     | μΑ   |
| I <sub>OFF</sub>                            | power-off leakage<br>current          | $V_{CC}$ = 0.0 V; $V_{I}$ or $V_{O} \leq 4.5$ V                                                                                                                               |            | -     | ±5.0  | ±100 | -        | ±100     | μA   |
| I <sub>O(pu/pd)</sub>                       | power-up/power-down<br>output current | $V_{CC}$ = 2.1 V; $V_O$ = 0.5 V;<br>V <sub>I</sub> = GND or V <sub>CC</sub> ; $\overline{OE}$ = don't care                                                                    | <u>[1]</u> | -     | ±5.0  | ±50  | -        | ±50      | μA   |
| I <sub>OZ</sub> OFF-state output<br>current | OFF-state output                      | $V_{CC}$ = 5.5 V; $V_I$ = $V_{IL}$ or $V_{IH}$                                                                                                                                |            |       |       |      |          |          |      |
|                                             | current                               | $V_{O} = 2.7 V$                                                                                                                                                               |            | -     | 1.0   | 50   | -        | 50       | μΑ   |
|                                             |                                       | $V_{O} = 0.5 V$                                                                                                                                                               |            | -     | -1.0  | -50  | -        | -50      | μΑ   |
| I <sub>LO</sub>                             | output leakage current                | HIGH-state; $V_O = 5.5 V$ ;<br>$V_{CC} = 5.5 V$ ; $V_I = GND$ or $V_{CC}$                                                                                                     |            | -     | 5.0   | 50   | -        | 50       | μA   |
| lo                                          | output current                        | $V_{CC}$ = 5.5 V; $V_{O}$ = 2.5 V                                                                                                                                             | [2]        | -50   | -100  | -180 | -50      | -180     | mA   |
| I <sub>CC</sub>                             | supply current                        | $V_{CC}$ = 5.5 V; $V_{I}$ = GND or $V_{CC}$                                                                                                                                   |            |       |       |      |          |          |      |
|                                             |                                       | outputs HIGH-state                                                                                                                                                            |            | -     | 65    | 250  | -        | 250      | μA   |
|                                             |                                       | outputs LOW-state                                                                                                                                                             |            | -     | 12    | 15   | -        | 30       | mA   |
|                                             |                                       | outputs disabled                                                                                                                                                              |            | -     | 65    | 250  | -        | 50       | μΑ   |
| $\Delta I_{CC}$                             | additional supply current             | per control pin; $V_{CC} = 5.5 V$ ;<br>one control input at 3.4 V, other<br>inputs at $V_{CC}$ or GND                                                                         | <u>[3]</u> |       |       |      |          |          |      |
|                                             |                                       | outputs enabled                                                                                                                                                               |            | -     | 0.5   | 1.5  | -        | 1.5      | mA   |
|                                             |                                       | outputs disabled                                                                                                                                                              |            | -     | 50    | 250  | -        | 250      | mΑ   |
|                                             |                                       | one enable input at 3.4 V and other inputs at $V_{CC}$ or GND; outputs disabled                                                                                               |            | -     | 0.5   | 1.5  | -        | 1.5      | mA   |
| CI                                          | input capacitance                     | $V_{I} = 0 V \text{ or } V_{CC}$                                                                                                                                              |            | -     | 4     | -    | -        | -        | pF   |
| Co                                          | output capacitance                    | outputs disabled; $V_0 = 0 V \text{ or } V_{CC}$                                                                                                                              |            | -     | 7     | -    | -        | -        | pF   |

[1] This parameter is valid for any V<sub>CC</sub> between 0 V and 2.1 V, with a transition time of up to 10 ms. From V<sub>CC</sub> = 2.1 V to V<sub>CC</sub> = 5 V  $\pm$  10 %, a transition time of up to 100  $\mu$ s is permitted.

[2] Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

[3] This is the increase in supply current for each input at 3.4 V.

# **10.** Dynamic characteristics

#### Table 7. Dynamic characteristics

GND = 0 V. Test circuit is shown in Figure 8.

| Symbol           | Parameter                           | Conditions                     | 25 °C; V <sub>CC</sub> = 5.0 V |     |     | –40 °C to<br>V <sub>CC</sub> = 5.0 | Unit |    |
|------------------|-------------------------------------|--------------------------------|--------------------------------|-----|-----|------------------------------------|------|----|
|                  |                                     |                                | Min                            | Тур | Max | Min                                | Мах  |    |
| t <sub>PLH</sub> | LOW to HIGH propagation delay       | nA to nY, see <u>Figure 6</u>  | 1.0                            | 2.8 | 4.1 | 1.0                                | 4.6  | ns |
| t <sub>PHL</sub> | HIGH to LOW propagation delay       | nA to nY; see <u>Figure 6</u>  | 1.0                            | 3.1 | 4.6 | 1.0                                | 4.9  | ns |
| t <sub>PZH</sub> | OFF-state to HIGH propagation delay | nOE to nY; see <u>Figure 7</u> | 1.0                            | 3.2 | 5.0 | 1.0                                | 5.9  | ns |
| t <sub>PZL</sub> | OFF-state to LOW propagation delay  | nOE to nY; see Figure 7        | 1.0                            | 4.2 | 6.2 | 1.0                                | 6.8  | ns |
| t <sub>PHZ</sub> | HIGH to OFF-state propagation delay | nOE to nY; see <u>Figure 7</u> | 1.0                            | 4.1 | 5.4 | 1.0                                | 6.2  | ns |
| t <sub>PLZ</sub> | LOW to OFF-state propagation delay  | nOE to nY; see <u>Figure 7</u> | 1.5                            | 2.8 | 5.0 | 1.5                                | 5.5  | ns |

### 11. Waveforms



Fig 6. Propagation delay input (nA) to output (nY)

#### **NXP Semiconductors**





| Table 8. | Test data |        |                                 |       |       |                                     |                                     |                                     |
|----------|-----------|--------|---------------------------------|-------|-------|-------------------------------------|-------------------------------------|-------------------------------------|
| Input    |           |        |                                 | Load  |       | V <sub>EXT</sub>                    |                                     |                                     |
| VI       | fı        | tw     | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 3.0 V    | 1 MHz     | 500 ns | $\leq$ 2.5 ns                   | 50 pF | 500 Ω | open                                | open                                | 7.0 V                               |

74ABT125\_4 Product data sheet 74ABT125

Quad buffer; 3-state

74ABT125 Quad buffer; 3-state

### 12. Package outline



DIP14: plastic dual in-line package; 14 leads (300 mil)

74ABT125\_4

**Product data sheet** 



### SO14: plastic small outline package; 14 leads; body width 3.9 mm

Fig 10. Package outline SOT108-1 (SO14)

74ABT125\_4



#### SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

Fig 11. Package outline SOT337-1 (SSOP14)

74ABT125\_4



#### Fig 12. Package outline SOT402-1 (TSSOP14)

All information provided in this document is subject to legal disclaimers.

74ABT125\_4



#### DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1

Fig 13. Package outline SOT762-1 (DHVQFN14)

74ABT125\_4

74ABT125

Quad buffer; 3-state

# **13. Abbreviations**

| AcronymDescriptionBicMOSBipolarCMOSDUTDevice Under TestESDElectroStatic DischargeHBMHuman Body ModelMMMachine Model | Table 9. | Abbreviations           |
|---------------------------------------------------------------------------------------------------------------------|----------|-------------------------|
| DUTDevice Under TestESDElectroStatic DischargeHBMHuman Body Model                                                   | Acronym  | Description             |
| ESDElectroStatic DischargeHBMHuman Body Model                                                                       | BiCMOS   | BipolarCMOS             |
| HBM Human Body Model                                                                                                | DUT      | Device Under Test       |
|                                                                                                                     | ESD      | ElectroStatic Discharge |
| MM Machine Model                                                                                                    | HBM      | Human Body Model        |
|                                                                                                                     | MM       | Machine Model           |

# 14. Revision history

#### Table 10. Revision history

| Document ID    | Release date                                                                                       | Data sheet status                                     | Change notice             | Supersedes                 |  |  |  |
|----------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------|----------------------------|--|--|--|
| 74ABT125_4     | 20100427                                                                                           | Product data sheet                                    | -                         | 74ABT125_3                 |  |  |  |
| Modifications: | • Table note                                                                                       | 1 from Table 6 Transition tin                         | ne corrected.             |                            |  |  |  |
| 74ABT125_3     | 20080429                                                                                           | Product data sheet                                    | -                         | 74ABT125_2                 |  |  |  |
| Modifications: |                                                                                                    | of this data sheet has been<br>of NXP Semiconductors. | redesigned to comply v    | vith the new identity      |  |  |  |
|                | <ul> <li>Legal texts</li> </ul>                                                                    | have been adapted to the n                            | new company name whe      | ere appropriate.           |  |  |  |
|                | <ul> <li>Pins renamed throughout the data sheet.</li> </ul>                                        |                                                       |                           |                            |  |  |  |
|                | <ul> <li>Package Dl<br/>outline".</li> </ul>                                                       | HVQFN14 added to Section                              | a 3 "Ordering information | n" and Section 12 "Package |  |  |  |
|                | <ul> <li>Figure 3 "Logic diagram (one buffer)" added to Section 4 "Functional diagram".</li> </ul> |                                                       |                           |                            |  |  |  |
|                | <ul> <li>Table 8 "Me</li> </ul>                                                                    | asurement points" and Tab                             | le 9 "Test data" added.   |                            |  |  |  |
|                | <ul> <li>Figure 8 "Test setup for switching times" updated.</li> </ul>                             |                                                       |                           |                            |  |  |  |
|                | <ul> <li>Section 13</li> </ul>                                                                     | "Abbreviations" added.                                |                           |                            |  |  |  |
| 74ABT125_2     | 19980116                                                                                           | Product specification                                 | -                         | 74ABT125_1                 |  |  |  |
| 74ABT125_1     | 19960305                                                                                           | -                                                     | -                         | -                          |  |  |  |
|                |                                                                                                    |                                                       |                           |                            |  |  |  |

#### Quad buffer; 3-state

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. The product is not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

74ABT125\_4
Product data sheet

© NXP B.V. 2010. All rights reserved.



# **16. Contact information**

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

# 74ABT125

### **17. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 1             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 2              |
| 5.1  | Pinning 2                          |
| 5.2  | Pin description 2                  |
| 6    | Functional description 3           |
| 7    | Limiting values 3                  |
| 8    | Recommended operating conditions 3 |
| 9    | Static characteristics 4           |
| 10   | Dynamic characteristics 5          |
| 11   | Waveforms 5                        |
| 12   | Package outline 7                  |
| 13   | Abbreviations 12                   |
| 14   | Revision history 12                |
| 15   | Legal information 13               |
| 15.1 | Data sheet status 13               |
| 15.2 | Definitions 13                     |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks 13                      |
| 16   | Contact information 14             |
| 17   | Contents 15                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2010.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 27 April 2010 Document identifier: 74ABT125\_4