|
|
 |
HYNIX SEMICONDUCTOR INC
|
Part No. |
HMT41GS6MFR8C-RD
|
OCR Text |
...ks 8 cke[1:0] clock enables 2 dqs[7:0] data strobes 8 ras row address strobe 1 dqs [7:0] data strobes, negative line 8 cas column address strobe 1 event temperature event pin 1 we write enable 1 test logic analyzer specific test pi... |
Description |
DDR DRAM MODULE, DMA204
|
File Size |
345.31K /
48 Page |
View
it Online |
Download Datasheet
|
|
|
 |
WHITE ELECTRONIC DESIGNS CORP
|
Part No. |
W3HG264M72EER665AD7M W3HG264M72EER665AD7MG
|
OCR Text |
...v differential data strobe (dqs, dqs#) option four-bit prefetch architecture programmable cas# latency (cl) posted cas# additive latency (al) on-die termination (odt) programmable burst lenghts: 4 or 8 serial pres... |
Description |
128M X 72 DDR DRAM MODULE, 0.45 ns, DMA244
|
File Size |
211.67K /
14 Page |
View
it Online |
Download Datasheet
|
|
|
 |
Nanya Techology
|
Part No. |
NT5DS32M8BF NT5DS64M4BT
|
OCR Text |
...le ? bidirectional data strobe (dqs) is transmitted and received with data, to be used in capturing data at the receiver ? dqs is edge-aligned with data for reads and is center- aligned with data for writes ? differential clock inputs (ck... |
Description |
(NT5DSxxMxBx) 256Mb DDR SDRAM
|
File Size |
1,953.01K /
80 Page |
View
it Online |
Download Datasheet
|
|
|
 |
|
Part No. |
MT8VDDT3264HDY-202XX MT8VDDT6464HDG-202XX
|
OCR Text |
...ered on each positive ck edge dqs edge-aligned with data for reads; center- aligned with data for writes internal, pipelined double data rate (ddr) architecture; two data accesses per clock cycle bidirectional data strobe (dqs) trans... |
Description |
32M X 64 DDR DRAM MODULE, 0.8 ns, DMA200 64M X 64 DDR DRAM MODULE, 0.8 ns, DMA200
|
File Size |
499.43K /
30 Page |
View
it Online |
Download Datasheet
|
|

Price and Availability
|