|
|
|
ELAN Microelctronics Corp .
|
Part No. |
EM73290
|
OCR Text |
...1 p2.2 p2.3 p6.0 p6.1 p6.2 p6.3 p7.0 p7.1 p7.2 p7.3 p8.0/int1 p8.1/trgb p8.2/int0 p8.3/trga p9.0 p9.1 p9.2 wakeup p0.0/wakeup0 p0.1/wakeup1 ...std #k,y; add #k,y; clr y,b; cmp y,b". program example: to wirte immediate data "07h" to address "0... |
Description |
4-Bit Micro-Controller for General-Purpose Product(用于家用电器,消费类产品和玩具控制器,工作电.5V-5.5V的单位微控制
|
File Size |
172.93K /
32 Page |
View
it Online |
Download Datasheet |
|
|
|
EMC[ELAN Microelectronics Corp]
|
Part No. |
EM73361AAQ EM73361A
|
OCR Text |
...ion port : 4 ports (P4, P5, P6, P7) are available by mask option. (each I/O pin is push-pull and open-drain available by mask option) P4.0 i...STD #k,y; ADD #k,y; CLR y,b; CMP k,y". PROGRAM EXAMPLE: To wirte immediate data "07h" to address "03... |
Description |
4-BIT MICRO-CONTROLLER FOR LCD PRODUCT
|
File Size |
288.19K /
33 Page |
View
it Online |
Download Datasheet |
|
|
|
EMC[ELAN Microelectronics Corp]
|
Part No. |
EM73362
|
OCR Text |
...rection port : 4 ports (P4, P6, P7, P8) are available by mask option. P4 is a high current port. (P4.0 and TONE available by mask option. P4...STD #k,y; ADD #k,y; CLR y,b; CMP k,y". PROGRAM EXAMPLE: To wirte immediate data "07h" to address "03... |
Description |
4-BIT MICRO-CONTROLLER FOR LCD PRODUCT
|
File Size |
217.02K /
40 Page |
View
it Online |
Download Datasheet |
|
|
|
Renesas Electronics Corporation. Renesas Electronics, Corp.
|
Part No. |
M38230G4-XXXFP M38230G4-XXXHP M38231G4-XXXHP M38232G4-XXXFP M38232G4-XXXHP M38233G4-XXXFP M38233G4-XXXHP M38234G4-XXXFP M38234G4-XXXHP M38235G4-XXXFP M38230G6-XXXFP M38230G6-XXXHP M38231G6-XXXFP M38231G6-XXXHP M38232G6-XXXFP M38232G6-XXXHP M38233G6-XXXFP M38233G6-XXXHP M38234G6-XXXFP M38234G6-XXXHP M38235G6-XXXFP M38235G6-XXXHP M38236G6-XXXHP M38237G6-XXXFP M38237G6-XXXHP M38238G6-XXXFP M38230G7-XXXFP M38230G7-XXXHP M38231G7-XXXFP M38231G7-XXXHP M38232G7-XXXFP M38232G7-XXXHP M38233G7-XXXFP M38233G7-XXXHP M38234G7-XXXFP M38234G7-XXXHP M38235G7-XXXFP M38235G7-XXXHP M38236G7-XXXFP M38236G7-XXXHP M38237G7-XXXFP M38237G7-XXXHP M38238G7-XXXFP M38238G7-XXXHP M38239G7-XXXFP M38239G7-XXXHP M38230G8-XXXFP M38230G8-XXXHP M38231G8-XXXFP M38231G8-XXXHP M38232G8-XXXFP M38232G8-XXXHP M38233G8-XXXFP M38233G8-XXXHP M38234G8-XXXFP M38234G8-XXXHP M38235G8-XXXFP M38235G8-XXXHP M38236G8-XXXFP M38236G8-XXXHP M38237G8-XXXFP M38237G8-XXXHP M38238G8-XXXFP M38238G8-XXXHP M38230GA-XXXFP M38230GA-XXXHP M38231GA-XXXFP M38231GA-XXXHP M38232GA-XXXFP M38232GA-XXXHP M38233GA-XXXFP M38233GA-XXXHP M38234GA-XXXFP M38234GA-XXXHP M38235GA-XXXFP M38235GA-XXXHP M38236GA-XXXFP M38236GA-XXXHP M38237GA-XXXFP M38237GA-XXXHP
|
OCR Text |
...p/pull-down resistors (ports p0-p7 except port p4 0 ) interrupts ................................................. 17 sources, 16 vectors (...std.) (at f(x in ) = 8 mhz, vcc = 5 v, ta = 25 ?) in low-speed mode at x cin .......................... |
Description |
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 512Kb x 36; Vcc (V): 3.1 to 3.6 V 36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 2.4 to 2.6 V 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 3.1 to 3.6 V 18-Mbit (512K x 36/1M x 18) Pipelined SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2 M x 18/512K x 72) Flow-Through SRAM with NoBL(TM) Architecture; Architecture: NoBL, Flow-through; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 2.4 to 2.6 V 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 3.1 to 3.6 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 36 Mb; Organization: 512Kb x 72; Vcc (V): 3.1 to 3.6 V 72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 1Mb x 72; Vcc (V): 3.1 to 3.6 V 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined Sync SRAM; Architecture: Standard Sync, Pipeline SCD; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机 72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM; Architecture: Standard Sync, Flow-through; Density: 18 Mb; Organization: 1Mb x 18; Vcc (V): 3.1 to 3.6 V 单芯位CMOS微机 SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯位CMOS微机 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL(TM) Architecture; Architecture: NoBL, Pipeline; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 2.4 to 2.6 V 单芯位CMOS微机 72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 72-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 36-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture; Architecture: QDR-II, 4 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER 单芯8位CMOS微机 Sync SRAM; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 1Mb x 36; Vcc (V): 1.7 to 1.9 V 单芯位CMOS微机 72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 36-Mbit QDR(TM)-II SRAM 2-Word Burst Architecture; Architecture: QDR-II, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
|
File Size |
901.80K /
76 Page |
View
it Online |
Download Datasheet |
|
|
|
EMC[ELAN Microelectronics Corp]
|
Part No. |
EM73201CP EM73201 EM73201AP EM73201BK
|
OCR Text |
...Bidirection I/O port : 2 ports (P7,P8). 12-bit timer/counter : One 12-bit timer/counter is programmable for timer, even counter and pulse wi...STD #k,y; ADD #k,y; CLR y,b; CMP k,y". PROGRAM EXAMPLE: To wirte immediate data "07h" to address "03... |
Description |
4-BIT MICRO-CONTROLLER FOR GENERAL PURPOSE PRODUCT
|
File Size |
202.43K /
30 Page |
View
it Online |
Download Datasheet |
|
|
|
EMC[ELAN Microelectronics Corp]
|
Part No. |
EM73P361AAQ EM73P361A EM73P361AH
|
OCR Text |
...ion port : 4 ports (P4, P5, P6, P7) are available by mask option. (each I/O pin is push-pull and open-drain available by mask option) P4.0 i...STD #k,y; ADD #k,y; CLR y,b; CMP k,y". PROGRAM EXAMPLE: To wirte immediate data "07h" to address "03... |
Description |
4-BIT MICRO-CONTROLLER FOR LCD PRODUCT
|
File Size |
306.96K /
36 Page |
View
it Online |
Download Datasheet |
|
|
|
Elan Microelectronics, Corp.
|
Part No. |
EM73491
|
OCR Text |
...12 vdd p5.0 p5.1 p5.2 p6.0 p6.2 p7.0 p7.2 p3.0 vss p20.0/beep 28 pin dip em73491dp 1 2 3 4 5 6 7 8 9 10 11 12 13 14 28 27 26 25 24 23 22 21 ...std #k,y; add #k,y; clr y,b; cmp y,b". program example: to wirte immediate data "07h" to address "0... |
Description |
4-Bit Micro-Controller for Telecom Product(用于通讯产品和家用电器,工作电压.2V-5.5V位微控制 4位微控制器的电信产品(用于通讯产品和家用电器,工作电压.2伏至5.5V位微控制器)
|
File Size |
182.65K /
34 Page |
View
it Online |
Download Datasheet |
|
Price and Availability
|