PART |
Description |
Maker |
MC100ELT23 MC100EL12DTR2 MC10H131FNR2 MC100H640FNR |
5V Dual Differential PECL to TTL Translator 5V ECL Low Impedance Driver Dual Type D Master-Slave Flip-Flop ECL/TTL Clock Driver 3.3V / 5V ECL Quad D Flip Flop with Set, Reset, and Differential Clock 3.3V / 5V ECL ÷4 Divider Quad 2-Input NOR Gate 3.3V ECL Dual Differential Data and Clock D-Type Flip-Flop with Set and Reset 3.3V / 5V Hex Differential Line Receiver / Driver 3.3V / 5V Triple ECL Input to LVPECL/PECL Output Translator
|
ON Semiconductor
|
MC74VHCT74A-D |
Dual D-Type Flip-Flop with Set and Reset
|
ON Semiconductor
|
MC100LVEL29DWR2 |
3.3V ECL Dual Differential Data and Clock D Flip−Flop With Set and Reset 100LVEL SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO20
|
ON Semiconductor
|
MM74C74N MM74C74 MM74C74M MM74C74MX |
Dual D Flip-Flop; Package: SOIC; No of Pins: 14; Container: Tape & Reel CMOS SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14 From old datasheet system Dual D-Type Flip-Flop
|
Fairchild Semiconductor, Corp. FAIRCHILD[Fairchild Semiconductor]
|
MC74VHC74DR2G MC74VHC74DR2 MC74VHC74DTR2 MC74VHC74 |
Dual D?Type Flip?Flop with Set and Reset Dual D−Type Flip−Flop with Set and Reset
|
ONSEMI[ON Semiconductor]
|
MC74LVX74-D |
Dual D-Type Flip-Flop with Set and Clear With 5V Tolerant Inputs
|
ON Semiconductor
|
74LV74D-Q100 74LV74PW-Q100 |
Dual D-type flip-flop with set and reset; positive-edge trigger
|
NXP Semiconductors
|
74HC74 74HC74D 74HC74N 74HCT74 74HCT74D 74HCT74DB |
Dual D-type flip-flop with set and reset positive-edge trigger Dual D-type flip-flop with set and reset; positive-edge trigger
|
Philips Semiconductors
|
74HC74N |
Dual D-type flip-flop with set and reset; positive-edge trigger
|
NXP Semiconductors
|
MC74VHCT74A06 MC74VHCU04DR2G MC74VHCU04DR2 MC74VHC |
Hex Inverter (Unbuffered) Dual D?Type Flip?Flop with Set and Reset
|
ONSEMI[ON Semiconductor]
|
HCS109HMSR HCS109KMSR FN2466 HCS109MS HCS109D HCS1 |
Radiation Hardened Dual JK Flip Flop HC/UH SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP16 Radiation Hardened Dual JK Flip Flop(抗辐射双J-K触发 辐射加固JK触发器拖鞋(抗辐射双JK触发器) From old datasheet system Flip Flop, JK, Dual, Rad-Hard, High-Speed, CMOS, Logic
|
Intersil, Corp. INTERSIL[Intersil Corporation]
|
74LV109 74LV109D 74LV109DB 74LV109N 74LV109PW 74LV |
Dual JK flip-flop with set and reset; positive-edge trigger LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 From old datasheet system
|
NXP Semiconductors N.V. PHILIPS[Philips Semiconductors]
|