|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
DATA SHEET MOS INTEGRATED CIRCUIT PD16334 96-Bit AC-PDP DRIVER The PD16334 is a high-voltage CMOS driver designed for flat display panels such as PDPs, VFDs and ELs. It consists of a 96-bit bi-directional shift register, 96-bit latch and high-voltage CMOS driver. The logic block is designed to operate using a 5-V power supply/3.3-V interface enabling direct connection to a gate array or a microcontroller. In addition, the PD16334 achieves low power dissipation by employing the CMOS structure while having a high withstand voltage output (80 V, 50 mA). FEATURES * Selectable by IBS pin; three 32-bit bi-directional shift register circuits configuration or six 16-bit bi-directional shift register circuits configuration * Data control with transfer clock (external) and latch * High-speed data transfer (fmax. = 25 MHz min. at data fetch) (fmax. = 15 MHz min. at cascade connection) * High withstand output voltage (80 V, 50 mAMAX.) * 3.3 V CMOS input interface * High withstand voltage CMOS structure * Capable of reversing all driver outputs by PC pin ORDERING INFORMATION Part Number Package COB* PD16334 * Please consult with an NEC sales representative about COB. Document No. S12362EJ2V0DS00 (2nd edition) Date Published May 1998 N CP(K) Printed in Japan (c) 1997 PD16334 BLOCK DIAGRAM (IBS = H, 3-BIT INPUT, 32-BIT LENGTH SHIFT REGISTER) OE PC BLK LE VDD2 SR1 A1 CLK R/L B1 A1 CLK R/L VSS2 B1 S94 S1 S4 S1 S2 S3 L1 O1 SR2 A2 A2 CLK R/L B2 B2 S95 S2 S5 SR3 A3 A3 CLK R/L B3 B3 S96 S94 S95 S96 S3 S6 VDD2 L96 O96 SRn: 32-bit shift register VSS2 2 PD16334 BLOCK DIAGRAM (IBS = L, 6-BIT INPUT, 16-BIT LENGTH SHIFT REGISTER) OE PC BLK LE VDD2 A1 CLK R/L B1 A2 SR1 A1 S1 S7 CLK R/L S91 B1 SR2 A2 S2 S8 CLK R/L S92 B2 SR3 A3 S3 S9 CLK R/L S93 B3 SR4 A4 S4 CLK S10 R/L S94 B4 SR5 A5 S5 CLK S11 R/L S95 B5 SR6 A6 S6 CLK S12 R/L S96 B6 S1 LE S2 L1 S3 S4 S5 S6 VSS2 O1 B2 A3 B3 A4 B4 A5 B5 A6 VDD2 S93 S94 S95 S96 L96 O96 B6 SRn: 16-bit shift register VSS2 3 PD16334 PIN DESCRIPTION Symbol PC BLK LE OE A1 to A3 (6) Pin Name Polarity change input Blank input Latch enable input Output enable RIGHT data input/output LEFT data input/output (Note) Description PC = L: All driver output invert BLK = H : All output = H or L Automatically executes latch by setting high at rising edge of the clock Make output high impedance by input H When R/L=H (values in parentheses are for 6-bit input) A1 to A3 (6) : Input B1 to B3 (6) : Output When R/L=L (values in parentheses are for 6-bit input) A1 to A3 (6) : Output B1 to B3 (6) : Input B1 to B3 (6) (Note) CLK R/L Clock input Shift control input Shift executed on fall Right shift mode when R/L= H SR1 : A1 S1...S94 B1 (Same direction for SR2 to SR6) Left shift mode when R/L= L SR1 : B1 S94...S1 A1 (Same direction for SR2 to SR6) IBS O1 to O96 VDD1 VDD2 VSS1 VSS2 Input mode switch High withstand voltage output Power supply for logic block Power supply for driver block Logic GND Driver GND H: 32-bit length shift register, 3-bit input L: 16-bit length shift register, 6-bit input 80 V, 50 mAMAX. 5 V 10 % 10 to 70 V Connect to system GND Connect to system GND Note When input mode is 3-bit, set unused input and output pins "L" level. TRUTH TABLE 1 (Shift Register Block) Input R/L H H L L CLK H or L H or L Output Note2 Output Input A Output B Output Note1 Output Input Hold Left shift execution Hold Shift Register Right shift execution Notes 1. The data of S91 to S93 (S85 to S90) shifts to S94 to S96 (S91 to S96) and is output from B1 to B3 (B1 to B6) at the falling edge of the clock, respectively. (Values in parentheses are for 6-bit input) 2. The data of S4 to S6 (S7 to S12) shifts to S1 to S3 (S1 to S6) and is output from A1 to A3 (A1 to A6) at the falling edge of the clock, respectively (Values in parentheses are for 6-bit input) TRUTH TABLE 2 (Latch Block) LE H L CLK X Output State of Latch Block (Ln) Latch Sn data and hold output data Hold latch data Hold latch data TRUTH TABLE 3 (Driver Block) Ln X X X X X BLK H H L L X PC H L H L X OE L L L L H Output State of Driver Block H (All driver outputs: H) L (All driver outputs: L) Output latch data (Ln) Output inverted latch data (Ln) Set output impedance high X: H or L, H: High level, L: Low level 4 PD16334 TIMING CHART (WHEN IBS="H": 3-BIT INPUT, RIGHT SHIFT) Values in parentheses in the following chart are when R/L=L. CLK A1 (B3) A2 (B2) A3 (B1) S1 (S96) S2 (S95) S3 (S94) S4 (S93) S5 (S92) S6 (S91) LE ,, ,, ,,, ,,, High impedance BLK PC OE O1 (O96) O2 (O95) O3 (O94) O4 (O93) O5 (O92) O6 (O91) 5 PD16334 TIMING CHART (WHEN IBS="L": 6-BIT INPUT, RIGHT SHIFT) Values in parentheses in the following chart are when R/L=L. CLK A1 (B6) A2 (B5) A3 (B4) ,,, ,,, ,,, ,,, ,,,, A5 (B2) A6 (B1) S1 (S96) S2 (S95) S3 (S94) S4 (S93) S5 (S92) S6 (S91) S7 (S90) LE BLK PC OE O1 (O96) O2 (O95) O3 (O94) O4 (O93) O5 (O92) O6 (O91) High impedance A4 (B3) O7 (O90) 6 PD16334 ABSOLUTE MAXIMUM RATINGS (TA = 25 C, VSS1 = VSS2 = 0 V) Parameter Logic Block Supply Voltage Driver Block Supply Voltage Logic Block Input Voltage Driver Block Output Current Junction Temperature Storage Temperature Symbol VDD1 VDD2 VI IO2 Tj Tstg. Ratings -0.5 to +7.0 -0.5 to +80 -0.5 to VDD1 + 0.5 50 +125 -65 to +150 Unit V V V mA C C RECOMMENDED OPERATING CONDITIONS (TA = -40 to +85 C, VSS1 = VSS2 = 0 V) Parameter Logic Block Supply Voltage Driver Block Supply Voltage High-Level Input Voltage Low-Level Input Voltage Driver Output Current Symbol VDD1 VDD2 VIH VIL IOH2 IOL2 MIN. 4.75 10 2.7 0 TYP. 5.0 MAX. 5.25 70 VDD1 0.6 -40 +40 Unit V V V V mA mA Caution In order to prevent latch-up breakage, be sure to enter the power to VDD1, logic signal and VDD2 in that order, and turn off the power in the reverse order, keep this order also during a transition period. ELECTRICAL SPECIFICATIONS (TA = 25 C, VDD1 = 5.0 V, VDD2 = 70 V, VSS1 = VSS2 = 0 V) Parameter High-Level Output Voltage Low-Level Output Voltage High-Level Output Voltage Low-Level Output Voltage Input Leakage Current High-Level Input Voltage Low-Level Input Voltage Static Current Dissipation Symbol VOH1 VOL1 VOH21 VOH22 VOL21 VOL22 IIL VIH VIL IDD1 IDD1 IDD2 IDD2 Conditions Logic, IOH1 = -1.0 mA Logic, IOL1 = 1.0 mA O1 to O96, IOH2 = -1 mA O1 to O96, IOH2 = -10 mA O1 to O96, IOL2 = 5 mA O1 to O96, IOL2 = 40 mA VI = VDD1 or VSS1 VDD1 = 4.75 to 5.25 V VDD1 = 4.75 to 5.25 V Logic, TA = -40 to +85 C Logic, TA = 25 C Driver, TA = -40 to +85 C Driver, TA = 25 C 2.7 0.6 10 Note MIN. 0.9 * VDD1 0 69 65 TYP. MAX. VDD1 0.1 VDD1 Unit V V V V 1.0 10 1.0 V V A V V mA mA 10 Note 1000 100 A A Note When all inputs are high-level (VIH = 2.7 V to VDD1, the R/L and IBS pins are fixed to VI = VSS1 or VDD1) 7 PD16334 SWITCHING CHARACTERISTICS (TA = 25 C, VDD1 = 5 V, VDD2 = 70 V, VSS1 = VSS2 = 0 V, Logic CL = 15 pF, Driver CL = 50 pF, tr = tf = 6.0 ns) Parameter Transmission Delay time Symbol tPHL1 tPLH1 tPHL2 tPLH2 tPHL3 tPLH3 tPHL4 tPLH4 tPHZ tPZH tPLZ tPZL Rise Time tTLH tTLZ tTZH Fall Time tTHL tTHZ tTZL Maximum Clock Frequency Input Capacitance CI fmax. O1 to O96 RL = 10 k O1 to O96 O1 to O96 RL = 10 k O1 to O96 When data is read, duty 50 % cascade connection, Duty 50 % 25 15 15 OE O1 to O96 RL = 10 k PC O1 to O96 BLK O1 to O96 CLK (LE = H) O1 to O96 Conditions CLK A/B MIN. TYP. MAX. 55 55 180 180 165 165 160 160 300 180 300 180 150 3 150 150 3 150 Unit ns ns ns ns ns ns ns ns ns ns ns ns ns s ns ns s ns MHz MHz pF TIMING REQUIREMENT (TA = -40 to +85 C, VDD1 = 4. 75 to 5. 25 V, VSS1,2 = 0 V, tr = tf = 6.0 ns) Parameter Clock Pulse Width Latch Enable Pulse Width Blank Pulse Width PC Pulse Width OE Pulse Width Data Setup Time Data Hold Time Latch Enable Time 1 Latch Enable Time 2 Latch Enable Time 3 Latch Enable Time 4 Symbol PWCLK PWLE PWBLK PWPC PWOE tsetup thold tLE1 tLE2 tLE3 tLE4 RL = 10 k Conditions MIN. 20 30 200 200 3.3 10 10 25 5 25 5 TYP. MAX. Unit ns ns ns ns s ns ns ns ns ns ns 8 PD16334 SWITCHING CHARACTERISTICS WAVEFORM 1/fmax. PWCLK (H) PWCLK (L) 3.3 V 50 % CLK 50 % 50 % VSS1 tsetup thold 3.3 V An/Bn (Input) 50 % 50 % VSS1 tPHL1 Bn/An (Output) 50 % tPLH1 VOH1 50 % VOL1 3.3 V 50 % LE 50 % VSS1 PWLE tLE1 tLE2 tLE3 tLE4 3.3 V 50 % CLK 50 % 50 % VSS1 tPHL2 VOH2 VOL2 90 % On tPLH2 VOH2 10 % VOL2 On 9 PD16334 PWBLK 3.3 V BLK 50 % 50 % VSS1 tPHL3 tPLH3 VOH2 90 % On 10 % VOL2 PWPC 3.3 V PC 50 % 50 % VSS1 tPHL4 tPLH4 VOH2 90 % On 10 % VOL2 PWOE 3.3 V 50 % OE 50 % VSSI tPLZ tTLZ tPZL tTZL VO(H) 90 % On 10 % 90 % 10 % VOL2 VOH2 90 % 90 % On 10 % tPHZ tTHZ 10 % VO (L) tPZH tTZH 10 PD16334 [MEMO] 11 PD16334 No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. NEC devices are classified into the following three quality grades: "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. Anti-radioactive design is not implemented in this product. M4 96. 5 |
Price & Availability of UPD16334 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |