![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
PRELIMINARY DATA SHEET PD444012A-X 4M-BIT CMOS STATIC RAM 256K-WORD BY 16-BIT EXTENDED TEMPERATURE OPERATION Description The PD444012A-X is a high speed, low power, 4,194,304 bits (262,144 words by 16 bits) CMOS static RAM. The PD444012A-X has two chip enable pins (/CE1, CE2) to extend the capacity. The PD444012A-X is packed in 48-pin plastic TSOP (I). MOS INTEGRATED CIRCUIT Features * 262,144 words by 16 bits organization * Fast access time: 55, 70, 85, 100, 120, 150 ns (MAX.) * Byte data control: /LB (I/O1 - I/O8), /UB (I/O9 - I/O16) * Low voltage operation (B version: VCC = 2.7 to 3.6 V, C version: VCC = 2.2 to 3.6 V, D version: VCC = 1.8 to 3.6 V) * Operating ambient temperature: TA = -25 to +85 C * Output Enable input for easy application * Two Chip Enable inputs: /CE1, CE2 Part number Access time ns (MAX.) Operating supply Operating ambient Voltage V 2.7 to 3.6 2.2 to 3.6 1.8 to 3.6 temperature C -25 to +85 At operating mA (MAX.) 40 Note Supply current At standby A (MAX.) 7 At data retention A (MAX.) TBD PD444012A-BxxX 55, 70, 85, 100 PD444012A-CxxX 70, 85, 100, 120 PD444012A-DxxX 100, 120, 150 40 Note Cycle time 70 ns. PD444012A-B55X : TBD The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information. Document No. M14464EJ1V0DS00 (1st edition) Date Published September 1999 NS CP (K) Printed in Japan The mark 5 shows major revised points. (c) 1999 PD444012A-X Ordering Information Part number Package Access time ns (MAX.) 55 Operating supply voltage V 2.7 to 3.6 Operating temperature C -25 to +85 Remark PD444012AGY-B55X-MJH PD444012AGY-B55X-MKH PD444012AGY-B70X-MJH PD444012AGY-B70X-MKH PD444012AGY-B85X-MJH PD444012AGY-B85X-MKH PD444012AGY-B10X-MJH PD444012AGY-B10X-MKH PD444012AGY-C70X-MJH PD444012AGY-C70X-MKH PD444012AGY-C85X-MJH PD444012AGY-C85X-MKH PD444012AGY-C10X-MJH PD444012AGY-C10X-MKH PD444012AGY-C12X-MJH PD444012AGY-C12X-MKH PD444012AGY-D10X-MJH PD444012AGY-D10X-MKH PD444012AGY-D12X-MJH PD444012AGY-D12X-MKH PD444012AGY-D15X-MJH PD444012AGY-D15X-MKH 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) B version 70 85 100 70 2.2 to 3.6 C version 85 100 120 100 1.8 to 3.6 D version 120 150 2 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Pin Configurations (Marking Side) /xxx indicates active low signal. 48-pin Plastic TSOP (I) (12x18 mm) (Normal Bent) x [ PD444012AGY-BxxX-MJH ] [ PD444012AGY-CxxX-MJH ] [ PD444012AGY-DxxX-MJH ] A15 A14 A13 A12 A11 A10 A9 A8 NC NC /WE CE2 NC /UB /LB NC A17 A7 A6 A5 A4 A3 A2 A1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 A16 NC GND I/O16 I/O8 I/O15 I/O7 I/O14 I/O6 I/O13 I/O5 VCC I/O12 I/O4 I/O11 I/O3 I/O10 I/O2 I/O9 I/O1 /OE GND /CE1 A0 A0 - A17 /CE1, CE2 /WE /OE /LB, /UB VCC GND NC : Address inputs : Chip Enable 1, 2 : Write Enable : Output Enable : Byte data select : Power supply : Ground : No Connection I/O1 - I/O16 : Data inputs / outputs Preliminary Data Sheet M14464EJ1V0DS00 3 PD444012A-X x 48-pin Plastic TSOP (I) (12x18 mm) (Reverse Bent) [ PD444012AGY-BxxX-MKH ] [ PD444012AGY-CxxX-MKH ] [ PD444012AGY-DxxX-MKH ] A16 NC GND I/O16 I/O8 I/O15 I/O7 I/O14 I/O6 I/O13 I/O5 VCC I/O12 I/O4 I/O11 I/O3 I/O10 I/O2 I/O9 I/O1 /OE GND /CE1 A0 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 A15 A14 A13 A12 A11 A10 A9 A8 NC NC /WE CE2 NC /UB /LB NC A17 A7 A6 A5 A4 A3 A2 A1 A0 - A17 /CE1, CE2 /WE /OE /LB, /UB VCC GND NC : Address inputs : Chip Enable 1, 2 : Write Enable : Output Enable : Byte data select : Power supply : Ground : No Connection I/O1 - I/O16 : Data inputs / outputs 4 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Block Diagram VCC GND A0 A17 Address buffer Row decoder Memory cell array 4,194,304 bits I/O1 - I/O8 I/O9 - I/O16 Input data controller Sense / Switch Column decoder Output data controller Address buffer /CE1 CE2 /LB /UB /WE /OE Preliminary Data Sheet M14464EJ1V0DS00 5 PD444012A-X Truth Table /CE1 CE2 /OE /WE /LB /UB Mode I/O1 - I/O8 H x L x L H x x H L x x H H x x x L L H x L L L H x x x x H x x x L H L L H L H Output disable Word read Lower byte read Upper byte read Word write Lower byte write Upper byte write Not selected High impedance DOUT DOUT High impedance DIN DIN High impedance High impedance High impedance DOUT High impedance DOUT DIN High impedance DIN High impedance ISBNote ICCA Not selected High impedance I/O I/O9 - I/O16 High impedance ISB Supply current Note /CE1, CE2 = VIH or VIL Remark x : Don't care 6 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Electrical Specifications Absolute Maximum Ratings Parameter Supply voltage Input / Output voltage Operating ambient temperature Storage temperature Symbol VCC VT TA Tstg -0.5 Note Condition Rating -0.5 Note Unit V V C C to +4.0 to VCC + 0.4 (4.0 V MAX.) -25 to +85 -55 to +125 Note -3.0 V (MIN.) (Pulse width : 30 ns) Caution Exposing the device to stress above those listed in Absolute Maximum Rating could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Recommended Operating Conditions Parameter Symbol Condition PD444012A-BxxX PD444012A-CxxX PD444012A-DxxX MIN. MAX. 3.6 VCC+0.4 - - Note Unit MIN. 2.2 2.4 2.0 - -0.3 Note MAX. 3.6 VCC+0.4 VCC+0.3 - +0.3 +85 MIN. 1.8 2.4 2.0 1.6 -0.3 Note MAX. 3.6 VCC+0.4 VCC+0.3 VCC+0.2 +0.2 +85 V C V V Supply voltage High level input voltage VCC VIH 2.7 V VCC 3.6 V 2.2 V VCC < 2.7 V 1.8 V VCC < 2.2 V 2.7 2.4 - - -0.3 Low level input voltage Operating ambient temperature VIL TA +0.5 +85 -25 -25 -25 Note -1.5 V (MIN.) (Pulse width: 30 ns) Capacitance (TA = 25 C, f = 1 MHz) Parameter Input capacitance Input / Output capacitance Symbol CIN CI/O VIN = 0 V VI/O = 0 V Test condition MIN. TYP. MAX. 8 10 Unit pF pF Remarks 1. VIN : Input voltage 2. These parameters are periodically sampled and not 100% tested. Preliminary Data Sheet M14464EJ1V0DS00 7 PD444012A-X DC Characteristics (Recommended Operating Conditions Unless Otherwise Noted) Parameter Symbol Test condition VCC 2.7 V VCC 2.2 V VCC 1.8 V Unit PD444012A-BxxX PD444012A-CxxX PD444012A-DxxX MIN. TYP. MAX. MIN. TYP. MAX. MIN. TYP. MAX. Input leakage current I/O leakage current Operating supply current ICCA1 ILO VI/O = 0 V to VCC, /CE1 = VIH or CE2 = VIL or /WE = VIL or /OE = VIH /CE1 = VIL, CE2 = VIH, Minimum cycle time, II/O = 0 mA ICCA2 /CE1 = VIL, CE2 = VIH, II/O = 0 mA VCC 2.7 V VCC 2.2 V ICCA3 /CE1 0.2 V, CE2 VCC - 0.2 V, Cycle = 1 MHz, II/O = 0 mA, VIL 0.2 V, VIH VCC - 0.2 V Standby supply current ISB VCC 2.7 V VCC 2.2 V - - - - - 0.5 VCC 2.7 V VCC 2.2 V ISB2 CE2 0.2 V VCC 2.7 V VCC 2.2 V ISB3 /LB = /UB VCC - 0.2 V, /CE1 0.2 V, CE2 VCC - 0.2 V High level output voltage VOH IOH = -0.5 mA VCC 2.7 V VCC 2.2 V Low level output voltage VOL IOL = 1.0 mA VCC 2.7 V VCC 2.2 V 2.4 - - 0.4 - - 0.5 - - 0.5 - - - - 1.2 - - 7 - - 7 - - 7 - - 2.4 1.8 - 0.4 - - - - - 0.5 0.4 - 0.5 0.4 - 0.5 0.4 - 6 - 1.2 1.2 - 7 6 - 7 6 - 7 6 - 2.4 1.8 1.5 0.4 V - - - - - 0.5 0.4 0.3 0.5 0.4 0.3 0.5 0.4 0.3 6 6 1.2 1.2 1.2 7 6 5 7 6 5 7 6 5 V mA VCC 2.7 V VCC 2.2 V - - - - - - - 40 Note ILI VIN = 0 V to VCC -1.0 +1.0 -1.0 +1.0 -1.0 +1.0 A -1.0 +1.0 -1.0 +1.0 -1.0 +1.0 A - - - - - - - 40 38 - 10 8 - 8 - - - - - - - 40 38 35 10 8 6 8 mA - - 10 - - 8 /CE1 = VIH or CE2 = VIL or /LB = /UB = VIH, /CE1, CE2 = VIH or VIL VCC 2.7 V VCC 2.2 V ISB1 /CE1 VCC - 0.2 V, CE2 VCC - 0.2 V A Note Cycle time 70 ns. PD444012A-B55X : TBD Remarks 1. VIN : Input voltage 2. These DC characteristics are in common regardless of package types and access time. 8 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X AC Characteristics (Recommended Operating Conditions Unless Otherwise Noted) AC Test Conditions [ PD444012A-B55X, PD444012A-B70X, PD444012A-B85X, PD444012A-B10X ] Input Waveform (Rise and Fall Time 5 ns) 2.4 V 1.5 V 0.5 V Test points 1.5 V Output Waveform 1.5 V Test points 1.5 V Output Load 1TTL + 50 pF [ PD444012A-C70X, PD444012A-C85X, PD444012A-C10X, PD444012A-C12X ] Input Waveform (Rise and Fall Time 5 ns) 2.0 V 1.1 V 0.3 V Test points 1.1 V Output Waveform 1.1 V Test points 1.1 V Output Load 1TTL + 30 pF [ PD444012A-D10X, PD444012A-D12X, PD444012A-D15X ] Input Waveform (Rise and Fall Time 5 ns) 1.6 V 0.9 V 0.2 V Test points 0.9 V Output Waveform 0.9 V Test Points 0.9 V Output Load 1TTL + 30 pF Preliminary Data Sheet M14464EJ1V0DS00 9 PD444012A-X Read Cycle (1/3) (B version) Parameter Symbol VCC 2.7 V Unit Condition PD444012A -B55X MIN. Read cycle time Address access time /CE1 access time CE2 access time /OE to output valid /LB, /UB to output valid Output hold from address change /CE1 to output in low impedance CE2 to output in low impedance /OE to output in low impedance /LB, /UB to output in low impedance /CE1 to output in high impedance CE2 to output in high impedance /OE to output in high impedance /LB, /UB to output in high impedance tRC tAA tCO1 tCO2 tOE tBA tOH tLZ1 tLZ2 tOLZ tBLZ tHZ1 tHZ2 tOHZ tBHZ 10 10 10 5 10 20 20 20 20 55 55 55 55 30 55 MAX. PD444012A -B70X MIN. 70 70 70 70 35 70 10 10 10 5 10 25 25 25 25 MAX. PD444012A -B85X MIN. 85 85 85 85 40 85 10 10 10 5 10 30 30 30 30 MAX. PD444012A -B10X MIN. 100 100 100 100 50 100 10 10 10 5 10 35 35 35 35 MAX. ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Note 2 Note 1 Notes 1. The output load is 1TTL + 50 pF. 2. The output load is 1TTL + 5 pF. Remark These AC characteristics are in common regardless of package types. Read Cycle (2/3) (C version) Parameter Symbol VCC 2.2 V Unit Condition PD444012A -C70X MIN. Read cycle time Address access time /CE1 access time CE2 access time /OE to output valid /LB, /UB to output valid Output hold from address change /CE1 to output in low impedance CE2 to output in low impedance /OE to output in low impedance /LB, /UB to output in low impedance /CE1 to output in high impedance CE2 to output in high impedance /OE to output in high impedance /LB, /UB to output in high impedance tRC tAA tCO1 tCO2 tOE tBA tOH tLZ1 tLZ2 tOLZ tBLZ tHZ1 tHZ2 tOHZ tBHZ 10 10 10 5 10 25 25 25 25 70 70 70 70 35 70 MAX. PD444012A -C85X MIN. 85 85 85 85 40 85 10 10 10 5 10 30 30 30 30 MAX. PD444012A -C10X MIN. 100 100 100 100 50 100 10 10 10 5 10 35 35 35 35 MAX. PD444012A -C12X MIN. 120 120 120 120 60 120 10 10 10 5 10 40 40 40 40 MAX. ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Note 2 Note 1 Notes 1. The output load is 1TTL + 30 pF. 2. The output load is 1TTL + 5 pF. Remark These AC characteristics are in common regardless of package types. 10 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Read Cycle (3/3) (D version) Parameter Symbol VCC 1.8 V Unit Condition PD444012A -D10X MIN. Read cycle time Address access time /CE1 access time CE2 access time /OE to output valid /LB, /UB to output valid Output hold from address change /CE1 to output in low impedance CE2 to output in low impedance /OE to output in low impedance /LB, /UB to output in low impedance /CE1 to output in high impedance CE2 to output in high impedance /OE to output in high impedance /LB, /UB to output in high impedance tRC tAA tCO1 tCO2 tOE tBA tOH tLZ1 tLZ2 tOLZ tBLZ tHZ1 tHZ2 tOHZ tBHZ 10 10 10 5 10 35 35 35 35 100 100 100 100 50 100 MAX. PD444012A -D12X MIN. 120 120 120 120 60 120 10 10 10 5 10 40 40 40 40 MAX. PD444012A -D15X MIN. 150 150 150 150 70 150 10 10 10 5 10 50 50 50 50 MAX. ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns Note 2 Note 1 Notes 1. The output load is 1TTL + 30 pF. 2. The output load is 1TTL + 5 pF. Remark These AC characteristics are in common regardless of package types. Read Cycle Timing Chart tRC Address (Input) tAA /CE1 (Input) tCO1 tLZ1 tHZ1 tOH CE2 (Input) tCO2 tLZ2 tHZ2 /OE (Input) tOE tOLZ /LB, /UB (Input) tBA tBLZ I/O (Output) High impedance Data out tBHZ tOHZ Remark In read cycle, /WE should be fixed to high level. Preliminary Data Sheet M14464EJ1V0DS00 11 PD444012A-X Write Cycle (1/3) (B version) Parameter Symbol VCC 2.7 V Unit Condition PD444012A -B55X MIN. Write cycle time /CE1 to end of write CE2 to end of write /LB, /UB to end of write Address valid to end of write Address setup time Write pulse width Write recovery time Data valid to end of write Data hold time /WE to output in high impedance Output active from end of write tWC tCW1 tCW2 tBW tAW tAS tWP tWR tDW tDH tWHZ tOW 5 55 50 50 50 50 0 45 0 25 0 20 MAX. PD444012A -B70X MIN. 70 55 55 55 55 0 50 0 30 0 25 5 MAX. PD444012A -B85X MIN. 85 70 70 70 70 0 55 0 35 0 30 5 MAX. PD444012A -B10X MIN. 100 80 80 80 80 0 60 0 40 0 35 5 MAX. ns ns ns ns ns ns ns ns ns ns ns ns Note Note The output load is 1TTL + 5 pF. Remark These AC characteristics are in common regardless of package types. Write Cycle (2/3) (C version) Parameter Symbol VCC 2.2 V Unit Condition PD444012A -C70X MIN. Write cycle time /CE1 to end of write CE2 to end of write /LB, /UB to end of write Address valid to end of write Address setup time Write pulse width Write recovery time Data valid to end of write Data hold time /WE to output in high impedance Output active from end of write tWC tCW1 tCW2 tBW tAW tAS tWP tWR tDW tDH tWHZ tOW 5 70 55 55 55 55 0 50 0 30 0 25 MAX. PD444012A -C85X MIN. 85 70 70 70 70 0 55 0 35 0 30 5 MAX. PD444012A -C10X MIN. 100 80 80 80 80 0 60 0 40 0 35 5 MAX. PD444012A -C12X MIN. 120 100 100 100 100 0 85 0 60 0 40 5 MAX. ns ns ns ns ns ns ns ns ns ns ns ns Note Note The output load is 1TTL + 5 pF. Remark These AC characteristics are in common regardless of package types. 12 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Write Cycle (3/3) (D version) Parameter Symbol VCC 1.8 V Unit Condition PD444012A -D10X MIN. Write cycle time /CE1 to end of write CE2 to end of write /LB, /UB to end of write Address valid to end of write Address setup time Write pulse width Write recovery time Data valid to end of write Data hold time /WE to output in high impedance Output active from end of write tWC tCW1 tCW2 tBW tAW tAS tWP tWR tDW tDH tWHZ tOW 5 100 80 80 80 80 0 60 0 40 0 35 MAX. PD444012A -D12X MIN. 120 100 100 100 100 0 85 0 60 0 40 5 MAX. PD444012A -D15X MIN. 150 120 120 120 120 0 100 0 80 0 50 5 MAX. ns ns ns ns ns ns ns ns ns ns ns ns Note Note The output load is 1TTL + 5 pF. Remark These AC characteristics are in common regardless of package types. Preliminary Data Sheet M14464EJ1V0DS00 13 PD444012A-X Write Cycle Timing Chart 1 (/WE Controlled) tWC Address (Input) tCW1 /CE1 (Input) tCW2 CE2 (Input) tAW tAS /WE (Input) tWP tWR tBW /LB, /UB (Input) tOW tWHZ I/O (Input / Output) Indefinite data out High impedance tDW Data in tDH High impedance Indefinite data out Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated. 2. When I/O pins are in the output state, do not apply to the I/O pins signals that are opposite in phase with output signals. Remarks 1. Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2. 2. If /CE1 changes to low level at the same time or after the change of /WE to low level, or if CE2 changes to high level at the same time or after the change of /WE to low level, the I/O pins will remain high impedance state. 3. When /WE is at low level, the I/O pins are always high impedance. When /WE is at high level, read operation is executed. Therefore /OE should be at high level to make the I/O pins high impedance. 14 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Write Cycle Timing Chart 2 (/CE1 Controlled) tWC Address (Input) tAS /CE1 (Input) tCW2 CE2 (Input) tAW tWP /WE (Input) tCW1 tWR tBW /LB, /UB (Input) tDW High impedance I/O (Input) Data in tDH High impedance Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated. 2. When I/O pins are in the output state, do not apply to the I/O pins signals that are opposite in phase with output signals. Remark Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2. Preliminary Data Sheet M14464EJ1V0DS00 15 PD444012A-X Write Cycle Timing Chart 3 (CE2 Controlled) tWC Address (Input) tCW1 /CE1 (Input) tAS CE2 (Input) tAW tWP /WE (Input) tCW2 tWR tBW /LB, /UB (Input) tDW High impedance I/O (Input) Data in tDH High impedance Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated. 2. When I/O pins are in the output state, do not apply to the I/O pins signals that are opposite in phase with output signals. Remark Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2. 16 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Write Cycle Timing Chart 4 (/LB, /UB Controlled) tWC Address (Input) tCW1 /CE1 (Input) tCW2 CE2 (Input) tAW tWP /WE (Input) tWR tAS /LB, /UB (Input) tBW tDW High impedance I/O (Input) Data in tDH High impedance Cautions 1. During address transition, at least one of pins /CE1, CE2, /WE should be inactivated. 2. When I/O pins are in the output state, do not apply to the I/O pins signals that are opposite in phase with output signals. Remark Write operation is done during the overlap time of a low level /CE1, /WE, /LB and/or /UB, and a high level CE2. Preliminary Data Sheet M14464EJ1V0DS00 17 PD444012A-X Low VCC Data Retention Characteristics (TA = -25 to +85 C) Parameter Symbol Test Condition VCC 2.7 V VCC 2.2 V VCC 1.8 V Unit PD444012A -BxxX PD444012A -CxxX PD444012A -DxxX MIN. TYP. MAX. MIN. TYP. MAX. MIN. TYP. MAX. Data retention supply voltage VCCDR1 /CE1 VCC - 0.2 V, CE2 VCC - 0.2 V CE2 0.2 V /LB = /UB VCC - 0.2 V, /CE1 0.2 V, CE2 VCC - 0.2 V VCC = 1.0 V, /CE1 VCC - 0.2 V, CE2 VCC - 0.2 V or CE2 0.2 V VCC = 1.0 V, CE2 0.2 V VCC = 1.0 V, /LB = /UB VCC - 0.2 V, /CE1 0.2 V, CE2 VCC - 0.2 V 0 1.0 3.6 1.0 3.6 1.0 3.6 V VCCDR2 VCCDR3 1.0 1.0 3.6 3.6 1.0 1.0 3.6 3.6 1.0 1.0 3.6 3.6 Data retention supply current ICCDR1 TBD TBD TBD TBD TBD TBD 0 TBD TBD TBD TBD TBD TBD 0 TBD TBD TBD TBD TBD TBD A ICCDR2 ICCDR3 Chip deselection to data retention mode Operation recovery time tCDR ns tR tRCNote tRCNote tRCNote ns Note tRC : Read cycle time 18 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Data Retention Timing Chart (1) /CE1 Controlled tCDR 3.0 V VCC (MIN.) Note Data retention mode tR VCC /CE1 VIH (MIN.) VCCDR (MIN.) /CE1 VCC - 0.2 V VIL (MAX.) GND Note B version : 2.7 V, C version : 2.2 V, D version : 1.8 V Remark On the data retention mode by controlling /CE1, the input level of CE2 must be VCC - 0.2 V or 0.2 V. The other pins (Address, I/O, /WE, /OE, /LB, /UB) can be in high impedance state. (2) CE2 Controlled tCDR 3.0 V VCC (MIN.) Note Data retention mode tR VCC VIH (MIN.) VCCDR (MIN.) CE2 VIL (MAX.) CE2 0.2 V GND Note B version : 2.7 V, C version : 2.2 V, D version : 1.8 V Remark The other pins (/CE1, Address, I/O, /WE, /OE, /LB, /UB) can be in high impedance state. Preliminary Data Sheet M14464EJ1V0DS00 19 PD444012A-X (3) /LB, /UB Controlled tCDR 3.0 V VCC (MIN.) Note Data retention mode tR VCC /LB, /UB VIH (MIN.) VCCDR (MIN.) /LB, /UB VCC - 0.2 V VIL (MAX.) GND Note B version : 2.7 V, C version : 2.2 V, D version : 1.8 V Remark On the data retention mode by controlling /LB and /UB, the input level of /CE1 and CE2 must be VCC - 0.2 V or 0.2 V. The other pins (Address, I/O, /WE, /OE) can be in high impedance state. 20 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Package Drawings 48-PIN PLASTIC TSOP(I) (12x18) 1 48 F G R detail of lead end Q 24 25 E P I J A L S S D K N S C MM B NOTES 1. Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition. 2. "A" excludes mold flash. (Includes mold flash : 12.4 mm MAX.) ITEM A B C D E F G I J K L M N P Q R S MILLIMETERS 12.00.1 0.45 MAX. 0.5 (T.P.) 0.220.05 0.10.05 1.2 MAX. 1.00.05 16.40.1 0.80.2 0.1450.05 0.5 0.10 0.10 18.00.2 +5 3 -3 0.25 0.600.15 S48GY-50-MJH1-1 Preliminary Data Sheet M14464EJ1V0DS00 21 PD444012A-X 48-PIN PLASTIC TSOP(I) (12x18) detail of lead end 1 48 E S Q L R G F 24 25 K N S S D C MM B I P J A NOTES 1. Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition. 2. "A" excludes mold flash. (Includes mold flash : 12.4 mm MAX.) ITEM A B C D E F G I J K L M N P Q R S MILLIMETERS 12.00.1 0.45 MAX. 0.5 (T.P.) 0.220.05 0.10.05 1.2 MAX. 1.00.05 16.40.1 0.80.2 0.1450.05 0.5 0.10 0.10 18.00.2 3 +5 -3 0.25 0.600.15 S48GY-50-MKH1-1 22 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X Recommended Soldering Conditions Please consult with our sales offices for soldering conditions of the PD444012A-X. Types of Surface Mount Device PD444012AGY-BxxX-MJH: 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) PD444012AGY-BxxX-MKH: 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) PD444012AGY-CxxX-MJH: 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) PD444012AGY-CxxX-MKH: 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) PD444012AGY-DxxX-MJH: 48-pin Plastic TSOP (I) (12x18 mm) (Normal bent) PD444012AGY-DxxX-MKH: 48-pin Plastic TSOP (I) (12x18 mm) (Reverse bent) Preliminary Data Sheet M14464EJ1V0DS00 23 PD444012A-X [ MEMO ] 24 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X [ MEMO ] Preliminary Data Sheet M14464EJ1V0DS00 25 PD444012A-X [ MEMO ] 26 Preliminary Data Sheet M14464EJ1V0DS00 PD444012A-X NOTES FOR CMOS DEVICES 1 PRECAUTION AGAINST ESD FOR SEMICONDUCTORS Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it. 2 HANDLING OF UNUSED INPUT PINS FOR CMOS Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices. 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. Preliminary Data Sheet M14464EJ1V0DS00 27 PD444012A-X * The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. * No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. * NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. * Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information. * While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features. * NEC devices are classified into the following three quality grades: "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application. Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support) Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc. The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance. M7 98. 8 |
Price & Availability of UPD444012AGY-B10X-MKH
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |