![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
HM5116405 Series HM5117405 Series 4,194,304-word x 4-bit Dynamic RAM ADE-203-633 C (Z) Rev. 3.0 Feb. 27, 1997 Description The Hitachi HM5116405 Series, HM5117405 Series are CMOS dynamic RAMs organized 4,194,304-word x 4-bit. They employ the most advanced CMOS technology for high performance and low power. The HM5116405 Series, HM5117405 Series offer Extended Data Out (EDO) Page Mode as a high speed access mode. They have package variations of standard 26-pin plastic SOJ and standard 26-pin plastic TSOP II. Features * * * Single 5 V (10%) Access time: 50 ns/60 ns/70 ns (max) Power dissipation Active mode : 495 mW/440 mW/385 mW (max) (HM5116405 Series) : 550 mW/495 mW/440 mW (max) (HM5117405 Series) Standby mode : 11 mW (max) : 0.83 mW (max) (L-version) EDO page mode capability Long refresh period 4096 refresh cycles : 64 ms (HM5116405 Series) : 128 ms (L-version) 2048 refresh cycles : 32 ms (HM5117405 Series) : 128 ms (L-version) 3 variations of refresh RAS-only refresh CAS-before-RAS refresh Hidden refresh * * * HM5116405 Series, HM5117405 Series * * Battery backup operation (L-version) Test function 16-bit parallel test mode Ordering Information Type No. HM5116405S-5 HM5116405S-6 HM5116405S-7 HM5116405LS-5 HM5116405LS-6 HM5116405LS-7 HM5117405S-5 HM5117405S-6 HM5117405S-7 HM5117405LS-5 HM5117405LS-6 HM5117405LS-7 HM5116405TS-5 HM5116405TS-6 HM5116405TS-7 HM5116405LTS-5 HM5116405LTS-6 HM5116405LTS-7 HM5117405TS-5 HM5117405TS-6 HM5117405TS-7 HM5117405LTS-5 HM5117405LTS-6 HM5117405LTS-7 Access time 50 ns 60 ns 70 ns 50 ns 60 ns 70 ns 50 ns 60 ns 70 ns 50 ns 60 ns 70 ns 50 ns 60 ns 70 ns 50 ns 60 ns 70 ns 50 ns 60 ns 70 ns 50 ns 60 ns 70 ns 300-mil 26-pin plastic TSOP II (TTP-26/24DA) Package 300-mil 26-pin plastic SOJ (CP-26/24DB) 2 HM5116405 Series, HM5117405 Series Pin Arrangement HM5116405S/LS Series HM5116405TS/LTS Series VCC I/O1 I/O2 WE RAS A11 1 2 3 4 5 6 26 25 24 23 22 21 VSS I/O4 I/O3 CAS OE A9 VCC I/O1 I/O2 WE RAS A11 1 2 3 4 5 6 26 25 24 23 22 21 VSS I/O4 I/O3 CAS OE A9 A10 A0 A1 A2 A3 VCC 8 9 10 11 12 13 19 18 17 16 15 14 (Top view) A8 A7 A6 A5 A4 VSS A10 A0 A1 A2 A3 VCC 8 9 10 11 12 13 19 18 17 16 15 14 (Top view) A8 A7 A6 A5 A4 VSS Pin Description Pin name A0 to A11 Function Address input -- Row/Refresh address -- Column address Data input/Data output Row address strobe Column address strobe Write enable Output enable Power supply Ground A0 to A11 A0 to A9 I/O1 to I/O4 RAS CAS WE OE VCC VSS 3 HM5116405 Series, HM5117405 Series Pin Arrangement HM5117405S/LS Series HM5117405TS/LTS Series VCC I/O1 I/O2 WE RAS NC 1 2 3 4 5 6 26 25 24 23 22 21 VSS I/O4 I/O3 CAS OE A9 VCC I/O1 I/O2 WE RAS NC 1 2 3 4 5 6 26 25 24 23 22 21 VSS I/O4 I/O3 CAS OE A9 A10 A0 A1 A2 A3 VCC 8 9 10 11 12 13 19 18 17 16 15 14 A8 A7 A6 A5 A4 VSS A10 A0 A1 A2 A3 VCC 8 9 10 11 12 13 19 18 17 16 15 14 A8 A7 A6 A5 A4 VSS (Top view) (Top view) Pin Description Pin name A0 to A10 Function Address input -- Row/Refresh address -- Column address Data input/Data output Row address strobe Column address strobe Write enable Output enable Power supply Ground No connection A0 to A10 A0 to A10 I/O1 to I/O4 RAS CAS WE OE VCC VSS NC 4 HM5116405 Series, HM5117405 Series Block Diagram (HM5116405 Series) RAS CAS WE OE Timing and control A0 A1 to A9 * * * Column address buffers Column decoder 4M array 4M array Row decoder * * * I/O buffers 4M array I/O1 to I/O4 Row address buffers A10 A11 4M array 5 HM5116405 Series, HM5117405 Series Block Diagram (HM5117405 Series) RAS CAS WE OE Timing and control A0 A1 to A10 * * * Column address buffers Column decoder 4M array 4M array Row decoder * * * I/O buffers 4M array I/O1 to I/O4 Row address buffers 4M array 6 HM5116405 Series, HM5117405 Series Absolute Maximum Ratings Parameter Voltage on any pin relative to VSS Supply voltage relative to VSS Short circuit output current Power dissipation Operating temperature Storage temperature Symbol VT VCC Iout PT Topr Tstg Value -1.0 to +7.0 -1.0 to +7.0 50 1.0 0 to +70 -55 to +125 Unit V V mA W C C Recommended DC Operating Conditions (Ta = 0 to +70C) Parameter Supply voltage Input high voltage Input low voltage Note: Symbol VCC VIH VIL Min 4.5 2.4 -1.0 Typ 5.0 -- -- Max 5.5 6.5 0.8 Unit V V V Note 1 1 1 1. All voltage referred to VSS . 7 HM5116405 Series, HM5117405 Series DC Characteristics (Ta = 0 to +70C, VCC = 5 V 10%, VSS = 0 V) (HM5116405 Series) HM5116405 -5 Parameter Operating current* , *2 1 -6 -7 Test conditions tRC = min TTL interface RAS, CAS = VIH Dout = High-Z CMOS interface RAS, CAS VCC - 0.2 V Dout = High-Z CMOS interface RAS, CAS VCC - 0.2 V Dout = High-Z tRC = min RAS = VIH CAS = VIL Dout = enable tRC = min tHPC = min CMOS interface Dout = High-Z, CBR refresh: tRC = 31.3 s tRAS 0.3 s 0 V Vin 7 V 0 V Vin 7 V Dout = disable High Iout = -2 mA Low Iout = 2 mA Symbol ICC1 ICC2 Min Max Min Max Min Max Unit -- -- 90 2 -- -- 80 2 -- -- 70 2 mA mA Standby current -- 1 -- 1 -- 1 mA Standby current (L-version) RAS-only refresh current*2 Standby current* 1 ICC2 -- 150 -- 150 -- 150 A ICC3 ICC5 -- -- 90 5 -- -- 80 5 -- -- 70 5 mA mA CAS-before-RAS refresh current EDO page mode current*1, *3 Battery backup current ICC6 ICC7 ICC10 -- -- -- 90 80 -- -- 80 70 -- -- 70 65 mA mA 350 -- 350 -- 350 A Input leakage current Output leakage current Output high voltage Output low voltage ILI ILO VOH VOL -10 10 -10 10 2.4 0 -10 10 -10 10 -10 10 -10 10 VCC 0.4 A A V V VCC 2.4 0.4 0 VCC 2.4 0.4 0 Notes : 1. ICC depends on output load condition when the device is selected. ICC max is specified at the output open condition. 2. Address can be changed once or less while RAS = VIL. 3. Address can be changed once or less while CAS = VIH. 8 HM5116405 Series, HM5117405 Series DC Characteristics (Ta = 0 to +70C, VCC = 5 V 10%, VSS = 0 V) (HM5117405 Series) HM5117405 -5 Parameter Operating current* , *2 1 -6 -7 Test conditions tRC = min TTL interface RAS, CAS = VIH Dout = High-Z CMOS interface RAS, CAS VCC - 0.2 V Dout = High-Z CMOS interface RAS, CAS VCC - 0.2 V Dout = High-Z tRC = min RAS = VIH CAS = VIL Dout = enable tRC = min tHPC = min CMOS interface Dout = High-Z, CBR refresh: tRC = 62.5 s tRAS 0.3 s 0 V Vin 7 V 0 V Vin 7 V Dout = disable High Iout = -2 mA Low Iout = 2 mA Symbol ICC1 ICC2 Min Max Min Max Min Max Unit -- -- 100 -- 2 -- 90 2 -- -- 80 2 mA mA Standby current -- 1 -- 1 -- 1 mA Standby current (L-version) RAS-only refresh current*2 Standby current* 1 ICC2 -- 150 -- 150 -- 150 A ICC3 ICC5 -- -- 100 -- 5 -- 90 5 -- -- 80 5 mA mA CAS-before-RAS refresh current EDO page mode current*1, *3 Battery backup current ICC6 ICC7 ICC10 -- -- -- 100 -- 90 -- 90 80 -- -- 80 75 mA mA 350 -- 350 -- 350 A Input leakage current Output leakage current Output high voltage Output low voltage ILI ILO VOH VOL -10 10 -10 10 2.4 0 -10 10 -10 10 -10 10 -10 10 VCC 0.4 A A V V VCC 2.4 0.4 0 VCC 2.4 0.4 0 Notes : 1. ICC depends on output load condition when the device is selected. ICC max is specified at the output open condition. 2. Address can be changed once or less while RAS = VIL. 3. Address can be changed once or less while CAS = VIH. 9 HM5116405 Series, HM5117405 Series Capacitance (Ta = 25C, VCC = 5 V 10%) Parameter Input capacitance (Address) Input capacitance (Clocks) Symbol CI1 CI2 Typ -- -- -- Max 5 7 7 Unit pF pF pF Notes 1 1 1, 2 Output capacitance (Data-in, Data-out) CI/O Notes : 1. Capacitance measured with Boonton Meter or effective capacitance measuring method. 2. CAS = VIH to disable Dout. 10 HM5116405 Series, HM5117405 Series AC Characteristics (Ta = 0 to +70C, VCC = 5 V 10%, VSS = 0 V) *1, *2, *18 Test Conditions * * * * * Input rise and fall time: 2 ns Input levels: VIL = 0 V, V IH = 3 V Input timing reference levels: 0.8 V, 2.4 V Output timing reference levels: 0.8 V, 2.0 V Output load: 1 TTL gate + C L (100 pF) (Including scope and jig) Read, Write, Read-Modify-Write and Refresh Cycles (Common parameters) HM5116405/HM5117405 -5 Parameter Random read or write cycle time RAS precharge time CAS precharge time RAS pulse width CAS pulse width Row address setup time Row address hold time Column address setup time Column address hold time RAS to CAS delay time RAS to column address delay time RAS hold time CAS hold time CAS to RAS precharge time OE to Din delay time OE delay time from Din CAS delay time from Din Transition time (rise and fall) Symbol tRC tRP tCP tRAS tCAS tASR tRAH tASC tCAH tRCD tRAD tRSH tCSH tCRP tOED tDZO tDZC tT Min 84 30 7 50 7 0 7 0 7 11 9 10 35 5 13 0 0 2 Max -- -- -- -6 Min 104 40 10 Max -- -- -- -7 Min 124 50 13 Max -- -- -- Unit ns ns ns Notes 10000 60 10000 10 -- -- -- -- 37 25 -- -- -- -- -- -- 50 0 10 0 10 14 12 13 40 5 15 0 0 2 10000 70 10000 13 -- -- -- -- 45 30 -- -- -- -- -- -- 50 0 10 0 13 14 12 13 45 5 18 0 0 2 10000 ns 10000 ns -- -- -- -- 52 35 -- -- -- -- -- -- 50 ns ns ns ns ns ns ns ns ns ns ns ns ns 5 6 6 7 3 4 11 HM5116405 Series, HM5117405 Series Read Cycle HM5116405/HM5117405 -5 Parameter Access time from RAS Access time from CAS Access time from address Access time from OE Read command setup time Read command hold time to CAS Read command hold time to RAS Column address to RAS lead time Column address to CAS lead time CAS to output in low-Z Output data hold time Output data hold time from OE Output buffer turn-off time Output buffer turn-off to OE CAS to Din delay time Output data hold time from RAS Output buffer turn-off to RAS Output buffer turn-off to WE WE to Din delay time RAS to Din delay time RAS next CAS delay time Symbol tRAC tCAC tAA tOEA tRCS tRCH Min -- -- -- -- 0 0 50 0 25 15 0 3 3 -- -- 13 3 -- -- 13 13 50 Max 50 13 25 13 -- -- -- -- -- -- -- -- -- 13 13 -- -- 13 13 -- -- -- -6 Min -- -- -- -- 0 0 60 0 30 18 0 3 3 -- -- 15 3 -- -- 15 15 60 Max 60 15 30 15 -- -- -- -- -- -- -- -- -- 15 15 -- -- 15 15 -- -- -- -7 Min -- -- -- -- 0 0 70 0 35 23 0 3 3 -- -- 18 3 -- -- 18 18 70 Max 70 18 35 18 -- -- -- -- -- -- -- -- -- 15 15 -- -- 15 15 -- -- -- Unit ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 13, 22 13 5 22 22 22 12 12 Notes 8, 9, 20 9, 10, 17, 20 9, 11, 17, 20 9, 20 Read command hold time from RAS tRCHR tRRH tRAL tCAL tCLZ tOH tOHO tOFF tOEZ tCDD tOHR tOFR tWEZ tWED tRDD tRNCD 12 HM5116405 Series, HM5117405 Series Write Cycle HM5116405/HM5117405 -5 Parameter Write command setup time Write command hold time Write command pulse width Write command to RAS lead time Write command to CAS lead time Data-in setup time Data-in hold time Symbol tWCS tWCH tWP tRWL tCWL tDS tDH Min 0 7 7 7 7 0 7 Max -- -- -- -- -- -- -- -6 Min 0 10 10 10 10 0 10 Max -- -- -- -- -- -- -- -7 Min 0 13 10 13 13 0 13 Max -- -- -- -- -- -- -- Unit ns ns ns ns ns ns ns 15 15 Notes 14 Read-Modify-Write Cycle HM5116405/HM5117405 -5 Parameter Read-modify-write cycle time RAS to WE delay time CAS to WE delay time Column address to WE delay time OE hold time from WE Symbol tRWC tRWD tCWD tAWD tOEH Min 111 67 30 42 13 Max -- -- -- -- -- -6 Min 135 79 34 49 15 Max -- -- -- -- -- -7 Min 161 92 40 57 18 Max -- -- -- -- -- Unit ns ns ns ns ns 14 14 14 Notes Refresh Cycle HM5116405/HM5117405 -5 Parameter Symbol Min 5 7 0 7 5 Max -- -- -- -- -- -6 Min 5 10 0 10 5 Max -- -- -- -- -- -7 Min 5 10 0 10 5 Max -- -- -- -- -- Unit ns ns ns ns ns Notes CAS setup time (CBR refresh cycle) tCSR CAS hold time (CBR refresh cycle) WE hold time (CBR refresh cycle) RAS precharge to CAS hold time tCHR WE setup time (CBR refresh cycle) tWRP tWRH tRPC 13 HM5116405 Series, HM5117405 Series EDO Page Mode Cycle HM51W16405/HM51W17405 -5 Parameter EDO page mode cycle time EDO page mode RAS pulse width Access time from CAS precharge Symbol tHPC tRASP tCPA Min Max 20 -- -- 28 3 7 5 28 -- -6 Min Max 25 -- -7 Min Max 30 -- Unit ns Notes 21 16 9, 17, 20 100000 -- 28 -- -- -- -- -- -- 35 3 10 5 35 100000 -- 35 -- -- -- -- -- -- 40 3 13 5 40 100000 ns 40 -- -- -- -- -- ns ns ns ns ns ns RAS hold time from CAS precharge tCPRH Output data hold time from CAS low tDOH CAS hold time referred OE CAS to OE setup time tCOL tCOP 9, 17 Read command hold time from CAS tRCHC precharge EDO Page Mode Read-Modify-Write Cycle HM5116405/HM5117405 -5 Parameter Symbol Min 57 45 Max -- -- -6 Min 68 54 Max -- -- -7 Min 79 62 Max Unit ns ns 14 Notes EDO page mode read- modify-write tHPRWC cycle time WE delay time from CAS precharge tCPW Test Mode Cycle *19 HM5116405/HM5117405 -5 Parameter Test mode WE setup time Test mode WE hold time Symbol tWTS tWTH Min 0 7 Max -- -- -6 Min 0 10 Max -- -- -7 Min 0 10 Max -- -- Unit ns ns Notes Refresh (HM5116405 Series) Parameter Refresh period Refresh period (L-version) Symbol tREF tREF Max 64 128 Unit ms ms Notes 4096 cycles 4096 cycles 14 HM5116405 Series, HM5117405 Series Refresh (HM5117405 Series) Parameter Refresh period Refresh period (L-version) Symbol tREF tREF Max 32 128 Unit ms ms Notes 2048 cycles 2048 cycles Notes: 1. AC measurements assume tT = 2 ns. 2. An initial pause of 200 s is required after power up followed by a minimum of eight initialization cycles (any combination of cycles containing RAS-only refresh or CAS-before-RAS refresh). If the internal refresh counter is used, a minimum of eight CAS-before-RAS refresh cycles are required. 3. Operation with the tRCD (max) limit insures that tRAC (max) can be met, tRCD (max) is specified as a reference point only; if tRCD is greater than the specified tRCD (max) limit, then access time is controlled exclusively by tCAC . 4. Operation with the tRAD (max) limit insures that tRAC (max) can be met, tRAD (max) is specified as a reference point only; if tRAD is greater than the specified tRAD (max) limit, then access time is controlled exclusively by tAA . 5. Either tOED or tCDD must be satisfied. 6. Either tDZO or tDZC must be satisfied. 7. VIH (min) and VIL (max) are reference levels for measuring timing of input signals. Also, transition times are measured between VIH (min) and VIL (max). 8. Assumes that tRCD tRCD (max) and tRAD tRAD (max). If tRCD or tRAD is greater than the maximum recommended value shown in this table, tRAC exceeds the value shown. 9. Measured with a load circuit equivalent to 1 TTL loads and 100 pF. 10. Assumes that tRCD tRCD (max) and tRCD + tCAC (max) tRAD + tAA (max). 11. Assumes that tRAD tRAD (max) and tRCD + tCAC (max) tRAD + tAA (max). 12. Either tRCH or tRRH must be satisfied for a read cycles. 13. tOFF (max) and tOEZ (max) define the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels. 14. tWCS , tRWD, tCWD, tAWD and tCPW are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS tWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tRWD tRWD (min), tCWD tCWD (min), and tAWD tAWD (min), or tCWD tCWD (min), tAWD tAWD (min) and tCPW tCPW (min), the cycle is a read-modify-write and the data output will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. 15. These parameters are referred to CAS leading edge in early write cycles and to WE leading edge in delayed write or read-modify-write cycles. 16. tRASP defines RAS pulse width in EDO page mode cycles. 17. Access time is determined by the longest among tAA , tCAC and tCPA. 18. In delayed write or read-modify-write cycles, OE must disable output buffer prior to applying data to device. 19. The 16M DRAM offers a 16-bit time saving parallel test mode. Address CA0 and CA1 for the 4M x4 are don't care during test mode. Test mode is set by performing a WE-and-CAS-before-RAS (WCBR) cycle. In 16-bit parallel test mode, data is written into 4 bits in parallel at each I/O (I/O1 to I/O4) and read out from each I/O. If 4 bits of each I/O are equal (all 1s or 0s), data output pin is a high state during test mode read cycle, then the device has passed. If they are not equal, data output pin is a low state, then the device has failed. 15 HM5116405 Series, HM5117405 Series Refresh during test mode operation can be performed by normal read cycles or by WCBR refresh cycles. To get out of test mode and enter a normal operation mode, perform either a regular CAS-beforeRAS refresh cycle or RAS-only refresh cycle. 20. In a test mode read cycle, the value of t RAC , tAA, tCAC and tCPA is delayed by 2 ns to 5 ns for the specified value. These parameters should be specified in test mode cycles by adding the above value to the specified value in this data sheet. 21. tHPC (min) can be achieved during a series of EDO page mode write cycles or EDO page mode read cycles. If both write and read operation are mixed in a EDO page mode RAS cycle (EDO page mode mix cycle (1), (2)), minimum value of CAS cycle (tCAS + tCP + 2 tT) becomes greater than the specified tHPC (min) value. The value of CAS cycle time of mixed EDO page mode is shown in EDO page mode mix cycle (1) and (2). Data output turns off and becomes high impedance from later risting edge of RAS and CAS. Hold time and turn off time are specified by the timing specifications of later rising edge of RAS and CAS between tOHR and tOH, and between tOFR and tOFF. 22. Data output turns off and becomes high impedance from later rising edge of RAS and CAS . Hold time and turn off time are specified by the timing specifications of later rising edge of RAS and CAS between tOHR and tOH and between tOFR and tOFF. 23. XXX: H or L (H: VIH (min) VIN VIH (max), L: VIL (min) VIN VIL (max)) ///////: Invalid Dout When the address, clock and input pins are not described on timing waveforms, their pins must be applied VIH or VIL. 16 HM5116405 Series, HM5117405 Series Timing Waveforms*23 Read Cycle t RC t RAS t RP RAS t CSH t RCD tT t RSH t CAS t CRP CAS t RAD t ASR t ASC t RAL t CAL t CAH t RAH Address Row Column t RRH t RCHR t RCS t RCH WE t WED t DZC t CDD t RDD Din High-Z t DZO t OEA t OED OE t OEZ t OHO t OFF t OH t OFR t OHR t WEZ Dout Dout t CAC t AA t RAC t CLZ 17 HM5116405 Series, HM5117405 Series Early Write Cycle t RC t RAS t RP RAS t CSH t RCD tT CAS t RSH t CAS t CRP t ASR t RAH t ASC t CAH Address Row Column t WCS t WCH WE t DS t DH Din Din Dout High-Z* * t WCS t WCS (min) 18 HM5116405 Series, HM5117405 Series Delayed Write Cycle*18 t RC t RAS t RP RAS t CSH t RCD tT CAS t ASR t RAH t ASC t CAH t RSH t CAS t CRP Address Row Column t CWL t RCS t RWL t WP WE t DZC t DS t DH Din High-Z Din t OEH t OED t DZO OE t OEZ t CLZ Dout High-Z Invalid Dout 19 HM5116405 Series, HM5117405 Series Read-Modify-Write Cycle*18 t RWC t RAS t RP RAS tT t RCD t CAS t CRP CAS t RAD t ASR t RAH t ASC t CAH Address Row t RCS Column t CWD t AWD t RWD tCWL t RWL t WP WE t DZC t DS Din High-Z Din t DH t DZO t OED t OEA t OEH OE t CAC t AA t RAC t OEZ t OHO High-Z Dout t CLZ Dout 20 HM5116405 Series, HM5117405 Series RAS-Only Refresh Cycle t RC t RAS RAS tT t CRP CAS t RPC t CRP t RP t ASR Address t OFR t OFF Dout Row t RAH High-Z 21 HM5116405 Series, HM5117405 Series CAS-Before-RAS Refresh Cycle t RC t RP RAS t RPC CAS t CSR tT t CHR t RPC t CRP t RAS t RP , t CP t WRP t WRH t CP WE Address t OFR t OFF Dout High-Z 22 HM5116405 Series, HM5117405 Series Hidden Refresh Cycle t RC t RAS t RP t RC t RAS t RC t RP t RAS t RP RAS tT t RSH t RCD CAS t CHR t CRP t RAD t ASR t RAH Address Row t ASC t RAL t CAH Column t RRH t RCH WE t DZC High-Z Din t DZO t OEA OE t CAC t AA t RAC t CLZ Dout Dout t RCS t RRH t WRH t WRP t WRP tWRH t WED t CDD t RDD t OED t OFF t OH t OEZ t WEZ t OHO t OFR t OHR 23 HM5116405 Series, HM5117405 Series EDO Page Mode Read Cycle t RP t RASP t CP t CAS t RCS WE t RNCD RAS t HPC t HPC tCAS t RCHC t CPRH t CP t t CRP tT CAS t CSH t HPC t CAS t CP RSH tCAS t RRH t RCH t RCHR t RCH t RCS tASR Address tRAH tASC Row tCAH t ASC t CAH Column 2 t CAL t ASC t CAH Column 3 t CAL tASC t RAL t CAH Column 4 t WED Column 1 t CAL tDZC t CAL tRDD tCDD Din High-Z tDZO tCOL tCOP tOED OE tOEA tCPA tCPA tCAC tAA tAA tCAC tOEZ tWEZ tOHO tCPA tAA tCAC tAA tOEZ tOFR tOHR tOEZ tCAC tRAC tOEA tDOH tOHO tOEA tOHO tOFF tOH Dout Dout 1 Dout 2 Dout 2 Dout 3 Dout 4 24 HM5116405 Series, HM5117405 Series EDO Page Mode Early Write Cycle t RASP t RP RAS tT t CSH t RCD t CAS CAS t CP t HPC t CAS t CP t RSH t CAS t CRP t ASR t RAH t ASC t CAH t ASC tCAH t ASC t CAH Address Row Column 1 Column 2 Column N t WCS t WCH t WCS t WCH t WCS t WCH WE t DS t DH t DS t DH t DS t DH Din Din 1 Din 2 Din N Dout High-Z* * t WCS t WCS (min) 25 HM5116405 Series, HM5117405 Series EDO Page Mode Delayed Write Cycle*18 t RASP t RP RAS tT t CSH t RCD CAS t CP t CAS t HPC t CAS t CP t RSH t CAS t CRP t RAD t ASR t RAH Address Row t ASC t CAH Column 1 t CWL t RCS WE t WP t DZC t DS t DH Din t DZO t OED Din 1 t DZO t OED t WP t DZC t DS t DH Din 2 t DZO t OED t WP t DZC t DS t DH Din N t RCS t ASC t CAH Column 2 t CWL t RCS t ASC t CAH Column N t CWL t RWL t OEH t OEH t OEH OE t CLZ t CLZ t CLZ t OEZ t OEZ t OEZ Dout High-Z Invalid Dout Invalid Dout Invalid Dout 26 HM5116405 Series, HM5117405 Series EDO Page Mode Read-Modify-Write Cycle*18 t RASP t RP RAS tT t CP t RCD CAS t HPRWC t CP t CAS t CAS t RSH t CAS t CRP t RAD t ASR t ASC t RAH Row t CAH Column 1 t RWD t AWD t CWD WE t RCS t WP t DZC t DS t DH Din t DZO t OED t ASC t CAH Column 2 t CWL t RCS t CPW t AWD t CWD t RCS t CWL t ASC t CAH Column N t CPW t AWD t CWD t RWL t CWL Address t WP t DZC t DS t DH Din 2 t OED t OEH t DZO t OED t WP t DZC t DS t DH Din N Din 1 t DZO t OEH t OEH * OE t OHO t OHO t OHO t AA t OEA t CAC t RAC t AA t CPA t OEA t CAC t AA t CPA t OEA t CAC t CLZ t OEZ t CLZ t OEZ t CLZ t OEZ High-Z Dout Dout 1 Dout 2 Dout N 27 HM5116405 Series, HM5117405 Series EDO Page Mode Mix Cycle (1) t RP RAS t RASP t CRP tCAS tRSH t RCS tCPW tAWD t ASC tRAH Row tCAH t ASC t CAH Column 2 t CAL tASC t CAH Column 3 t CAL t DS High-Z tOED t DH Din 3 tWED tWP t RAL t CAH Column 4 t CAL tRDD tCDD t RCS t RRH t RCH tT CAS t CP t CAS t CSH t RCD t WCS t WCH t CAS t CP tCAS t CP WE tASR Address tASC Column 1 t CAL t DS Din t DH Din 1 OE tCPA tAA tOEA tCPA tCPA tAA t OEZ tAA tOFR tWEZ tOEZ tCAC tOHO tOFF tOH tCAC t DOH tCAC t OHO tOEA Dout Dout 2 Dout 3 Dout 4 28 HM5116405 Series, HM5117405 Series EDO Page Mode Mix Cycle (2) t RNCD RAS t RP t RASP tT CAS t CSH t CAS t RCD t RCS t RCHR t RCH tWCS t WCH t RCS t CAS t CP tCAS t CP tCAS t RCS tCPW tWP t RAL tASC t CAH Column 4 t CAL t DS t DH Din 3 tOED tCOP tRSH t CRP t RRH t RCH WE tASR Address t ASC tRAH Row tCAH t ASC t CAH Column 2 t CAL t DS t DH Din 2 tOED tCOL t ASC t CAH Column 3 t CAL Column 1 t CAL tRDD tCDD Din High-Z tWED OE tAA tOEA tCAC tRAC t OHO Dout t OEA tOEZ tCPA tAA tCAC tOEZ t OHO Dout 3 tCPA tAA tCAC tOEA tOFR tWEZ tOEZ tOHO tOFF tOH Dout 4 Dout 1 29 HM5116405 Series, HM5117405 Series Test Mode Cycle *19 Set Cycle** Test Mode Cycle *,** Reset Cycle Normal Mode RAS CAS WE * CBR or RAS-only refresh ** Address, Din, OE: H or L 30 HM5116405 Series, HM5117405 Series Test Mode Set Cycle t RC t RP t RAS t RP RAS tT CAS t CP t WTS t WTH WE Address t OFR t OFF Dout High-Z SP C@ ,, S R P C B @ t CP t RPC t CSR t CHR t RPC t CRP 31 HM5116405 Series, HM5117405 Series Package Dimensions HM5116405S/LS Series HM5117405S/LS Series (CP-26/24DB) 16.90 17.27 Max 21 19 Unit: mm 26 14 7.62 0.13 1 68 0.74 13 8.51 0.13 3.50 0.26 1.3 Max 0.43 0.10 0.10 0.63 Min 1.27 6.71 0.25 HM5116405TS/LTS Series HM5117405TS/LTS Series (TTP-26/24DA) 17.14 17.54 Max 21 19 2.65 0.12 Unit: mm 26 14 1 0.40 0.10 68 1.27 0.21 M 13 9.22 0.2 0 - 5 7.62 1.20 Max 0.10 1.15 Max 0.145 -0.025 32 0.08 Min 0.18 Max 0.68 0.50 0.10 +0.075 HM5116405 Series, HM5117405 Series When using this document, keep the following in mind: 1. This document may, wholly or partially, be subject to change without notice. 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 USA Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Strae 3 D-85622 Feldkirchen Munchen Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Hitachi Europe Ltd. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 0628-585000 Fax: 0628-778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 33 HM5116405 Series, HM5117405 Series Revision Record Rev. 1.0 2.0 Date Oct. 14, 1996 Nov. 8, 1996 Contents of Modification Initial issue Addition of HM5116405-5 Series Addition of HM5117405-5 Series Power dissipation (active) 550/495 mW(max) to 495/440/385 mW (max) (HM5116405 Series) 605/550 mW(max) to 550/495/440 mW (max) (HM5117405 Series) DC Characteristics (HM5116405 Series) ICC7 max:110/100 mA to 80/70/65 mA DC Characteristics (HM5117405 Series) ICC1 max: ICC3 max: ICC6 max: ICC7 max: 110/100 mA to 100/90/80 mA 110/100 mA to 100/90/80 mA 110/100 mA to 100/90/80 mA 110/100 mA to 90/80/75 mA Drawn by Y. Kasama Y. Kasama Approved by M. Mishima Y. Matsuno AC Characteristics tRCD min: 20/20 ns to 11/14/14 ns tRAD min: 15/15 ns to 9/12/12 ns tRSH min: 15/18 ns to 10/13/13 ns tRRH min: 0/0 ns to 5/5/5 ns tRWC min: 149/175 ns to 111/135/161 ns tRWD min: 82/95 ns to 67/79/92 ns tCWD min: 37/43 ns to 30/34/40 ns tAWD min: 52/60 ns to 42/49/57 ns tRPC min: 0/0 ns to 5/5/5 ns tHPRWC min: 79/90 ns to 57/68/79 ns Timing Waveforms Addition of tRNCD timing to EDO page mode mix cycle (2) 3.0 Feb. 27, 1997 AC Characteristics tRRH min: 5/5/5 ns to 0/0/0 ns 34 |
Price & Availability of HM5116405SERIES
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |