|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
3D7205 MONOLITHIC 5-TAP FIXED DELAY LINE (SERIES 3D7205) FEATURES * * * * * * * * * * * * IN 18 VDD All-silicon, low-power CMOS O2 27 O1 technology O4 36 O3 GND 45 O5 TTL/CMOS compatible inputs and outputs 3D7205Z SOIC Vapor phase, IR and wave (150 Mil) solderable Auto-insertable (DIP pkg.) Low ground bounce noise Leading- and trailing-edge accuracy Delay range: 8 through 500ns Delay tolerance: 5% or 2ns Temperature stability: 3% typical (0C-70C) Vdd stability: 2% typical (4.75V-5.25V) Minimum input pulse width: 20% of total delay 14-pin DIP and 16-pin SOIC available as drop-in replacements for hybrid delay lines PACKAGES IN O2 O4 GND 1 2 3 4 8 7 6 5 VDD O1 O3 O5 IN N/C N/C O2 N/C O4 GND 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD N/C O1 N/C O3 N/C O5 3D7205M DIP 3D7205H Gull-Wing IN N/C N/C O2 N/C O4 N/C GND 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 VDD N/C N/C O1 N/C O3 N/C O5 3D7205 DIP 3D7205G Gull-Wing 3D7205K Unused pins removed 3D7205S SOL (300 Mil) For mechanical dimensions, click here. For package marking details, click here. FUNCTIONAL DESCRIPTION The 3D7205 5-Tap Delay Line product family consists of fixed-delay CMOS integrated circuits. Each package contains a single delay line, tapped and buffered at 5 points spaced uniformly in time. Tap-to-tap (incremental) delay values can range from 8.0ns through 100ns. The input is reproduced at the outputs without inversion, shifted in time as per the user-specified dash number. The 3D7205 is TTL- and CMOScompatible, capable of driving ten 74LS-type loads, and features both rising- and falling-edge accuracy. PIN DESCRIPTIONS IN O1 O2 O3 O4 O5 VDD GND N/C Delay Line Input Tap 1 Output (20%) Tap 2 Output (40%) Tap 3 Output (60%) Tap 4 Output (80%) Tap 5 Output (100%) +5 Volts Ground No Connection The all-CMOS 3D7205 integrated circuit has been designed as a reliable, economic alternative to hybrid TTL fixed delay lines. It is offered in a standard 8-pin autoinsertable DIP and a space saving surface mount 8-pin SOIC. TABLE 1: PART NUMBER SPECIFICATIONS PART NUMBER DIP-8 3D7205M 3D7205H SOIC-8 3D7205Z DIP-14 3D7205 3D7205 G 3D7205K SOIC-16 3D7205S TOLERANCES TOTAL DELAY (ns) TAP-TAP DELAY (ns) Max Operating Frequency INPUT RESTRICTIONS Absolute Max Oper. Freq. Min Operating Pulse Width Absolute Min Oper. P.W. -8 -10 -15 -20 -25 -30 -50 -75 -100 -8 -10 -15 -20 -25 -30 -50 -75 -100 -8 -10 -15 -20 -25 -30 -50 -75 -100 -8 -10 -15 -20 -25 -30 -50 -75 -100 40.0 2.0 50.0 2.5 75.0 3.8 100 5.0 125 6.3 150 7.5 250 12.5 375 18.8 500 25.0 8.0 1.5 10.0 2.0 15.0 2.3 20.0 2.5 25.0 2.5 30.0 3.0 50.0 5.0 75.0 7.5 100 10.0 9.52 MHz 6.67 MHz 4.44 MHz 3.33 MHz 2.66 MHz 2.22 MHz 1.33 MHz 0.89 MHz 0.67 MHz 71.4 MHz 50.0 MHz 33.3 MHz 25.0 MHz 20.0 MHz 16.7 MHz 10.0 MHz 6.67 MHz 5.00 MHz 52.5 ns 75.0 ns 113 ns 150 ns 188 ns 225 ns 375 ns 563 ns 750 ns 7.0 ns 10.0 ns 15.0 ns 20.0 ns 25.0 ns 30.0 ns 50.0 ns 75.0 ns 100.0 ns Doc #96007 12/2/96 DATA DELAY DEVICES, INC. 3 Mt. Prospect Ave. Clifton, NJ 07013 1 3D7205 APPLICATION NOTES OPERATIONAL DESCRIPTION The 3D7205 five-tap delay line architecture is shown in Figure 1. The delay line is composed of a number of delay cells connected in series. Each delay cell produces at its output a replica of the signal present at its input, shifted in time. The delay cells are matched and share the same compensation signals, which minimizes tap-totap delay deviations over temperature and supply voltage variations. To guarantee the Table 1 delay accuracy for input frequencies higher than the Maximum Operating Frequency, the 3D7205 must be tested at the user operating frequency. Therefore, to facilitate production and device identification, the part number will include a custom reference designator identifying the intended frequency of operation. The programmed delay accuracy of the device is guaranteed, therefore, only at the user specified input frequency. Small input frequency variation about the selected frequency will only marginally impact the programmed delay accuracy, if at all. Nevertheless, it is strongly recommended that the engineering staff at DATA DELAY DEVICES be consulted. INPUT SIGNAL CHARACTERISTICS The Frequency and/or Pulse Width (high or low) of operation may adversely impact the specified delay accuracy of the particular device. The reasons for the dependency of the output delay accuracy on the input signal characteristics are varied and complex. Therefore a Maximum and an Absolute Maximum operating input frequency and a Minimum and an Absolute Minimum operating pulse width have been specified. OPERATING PULSE WIDTH The Absolute Minimum Operating Pulse Width (high or low) specification, tabulated in Table 1, determines the smallest Pulse Width of the delay line input signal that can be reproduced, shifted in time at the device output, with acceptable pulse width distortion. The Minimum Operating Pulse Width (high or low) specification determines the smallest Pulse Width of the delay line input signal for which the output delay accuracy tabulated in Table 1 is guaranteed. To guarantee the Table 1 delay accuracy for input pulse width smaller than the Minimum Operating Pulse Width, the 3D7205 must be tested at the user operating pulse width. Therefore, to facilitate production and device identification, the part number will include a OPERATING FREQUENCY The Absolute Maximum Operating Frequency specification, tabulated in Table 1, determines the highest frequency of the delay line input signal that can be reproduced, shifted in time at the device output, with acceptable duty cycle distortion. The Maximum Operating Frequency specification determines the highest frequency of the delay line input signal for which the output delay accuracy is guaranteed. IN O1 O2 O3 O4 O5 20% 20% 20% 20% 20% Temp & VDD Compensation VDD GND Figure 1: 3D7205 Functional Diagram Doc #96007 12/2/96 DATA DELAY DEVICES, INC. Tel: 973-773-2299 Fax: 973-773-9672 http://www.datadelay.com 2 3D7205 APPLICATION NOTES (CONT'D) custom reference designator identifying the intended frequency and duty cycle of operation. The programmed delay accuracy of the device is guaranteed, therefore, only for the user specified input characteristics. Small input pulse width variation about the selected pulse width will only marginally impact the programmed delay accuracy, if at all. Nevertheless, it is strongly recommended that the engineering staff at DATA DELAY DEVICES be consulted. utilizes novel and innovative compensation circuitry to minimize the delay variations induced by fluctuations in power supply and/or temperature. The thermal coefficient is reduced to 600 PPM/C, which is equivalent to a variation , over the 0C-70C operating range, of 3% from the room-temperature delay settings. The power supply coefficient is reduced, over the 4.75V5.25V operating range, to 2% of the delay settings at the nominal 5.0VDC power supply. It is essential that the power supply pin be adequately bypassed and filtered. In addition, the power bus should be of as low an impedance construction as possible. Power planes are preferred. POWER SUPPLY AND TEMPERATURE CONSIDERATIONS The delay of CMOS integrated circuits is strongly dependent on power supply and temperature. The monolithic 3D7205 programmable delay line DEVICE SPECIFICATIONS TABLE 2: ABSOLUTE MAXIMUM RATINGS PARAMETER DC Supply Voltage Input Pin Voltage Input Pin Current Storage Temperature Lead Temperature SYMBOL VDD VIN IIN TSTRG TLEAD MIN -0.3 -0.3 -1.0 -55 MAX 7.0 VDD+0.3 1.0 150 300 UNITS V V mA C C NOTES 25C 10 sec TABLE 3: DC ELECTRICAL CHARACTERISTICS (0C to 70C, 4.75V to 5.25V) PARAMETER Static Supply Current* High Level Input Voltage Low Level Input Voltage High Level Input Current Low Level Input Current High Level Output Current Low Level Output Current Output Rise & Fall Time SYMBOL IDD VIH VIL IIH IIL IOH IOL TR & TF MIN 2.0 0.8 1 -250 -4.0 4.0 2 MAX 15 UNITS mA V V A A mA mA ns NOTES VIH = VDD VIL = 0V VDD = 4.75V VOH = 2.4V VDD = 4.75V VOL = 0.4V CLD = 5 pf *IDD(Dynamic) = 5 * CLD * VDD * F where: CLD = Average capacitance load/tap (pf) F = Input frequency (GHz) Input Capacitance = 10 pf typical Output Load Capacitance (CLD) = 25 pf max Doc #96007 12/2/96 DATA DELAY DEVICES, INC. 3 Mt. Prospect Ave. Clifton, NJ 07013 3 3D7205 SILICON DELAY LINE AUTOMATED TESTING TEST CONDITIONS INPUT: Ambient Temperature: 25oC 3oC Supply Voltage (Vcc): 5.0V 0.1V Input Pulse: High = 3.0V 0.1V Low = 0.0V 0.1V Source Impedance: 50 Max. Rise/Fall Time: 3.0 ns Max. (measured between 0.6V and 2.4V ) Pulse Width: PWIN = 1.25 x Total Delay Period: PERIN = 2.5 x Total Delay OUTPUT: Rload: Cload: Threshold: 10K 10% 5pf 10% 1.5V (Rising & Falling) Device Under Test 10K 5pf Digital Scope 470 NOTE: The above conditions are for test only and do not in any way restrict the operation of the device. COMPUTER SYSTEM PRINTER PULSE GENERATOR OUT TRIG IN DEVICE UNDER TEST (DUT) OUT1 OUT2 OUT3 OUT4 OUT5 REF IN TRIG DIGITAL SCOPE/ TIME INTERVAL COUNTER Figure 2: Test Setup PERIN PW IN tRISE INPUT SIGNAL 2.4V 1.5V 0.6V tFALL VIH 2.4V 1.5V 0.6V VIL tPHL tPLH OUTPUT SIGNAL 1.5V VOH 1.5V VOL Figure 3: Timing Diagram Doc #96007 12/2/96 DATA DELAY DEVICES, INC. Tel: 973-773-2299 Fax: 973-773-9672 http://www.datadelay.com 4 |
Price & Availability of 3D7205 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |