Part Number Hot Search : 
MRF284 LBT09031 0S223K 0R12K NTE5554 SEL5755C BZ5239 ATF16
Product Description
Full Text Search
 

To Download NCP5162-D Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2001 august, 2001 rev. 3 1 publication order number: ncp5162/d ncp5162 general purpose synchronous buck controller the ncp5162 is a synchronous dual nchannel buck controller designed to provide unprecedented transient response for today's demanding highdensity, highspeed logic. it operates using a proprietary control method which allows a 100 ns response time to load transients. the ncp5162 is designed to operate over a 916 v range (v cc ) using 12 v to power the ic and 5.0 v as the main supply for conversion. the ncp5162 is specifically designed for high performance core logic. it includes the following features: 0.8% output tolerance, v cc monitor, and programmable soft start capability. the ncp5162 is available in a 16 pin surface mount package. features ? dual nchannel design ? excess of 1.0 mhz operation ? 100 ns transient response ? 2.0 a gate drivers ? 1.02 v reference voltage with 0.8% tolerance ? 5.0 v & 12 v operation ? remote sense ? programmable soft start ? lossless short circuit protection ? v cc monitor ? v 2 ? control topology ? overvoltage protection ncp5162dr2 http://onsemi.com marking diagram a = assembly location wl, l = wafer lot yy, y = year ww, w = work week device package shipping ordering information ncp5162d so16 48 units/rail so16 2500 tape & reel pin connections so16 d suffix case 751b 1 ncp5162 awlyww 16 v cc2 v ffb 1 16 v gate(h) c off pgnd nc v gate(l) ss v cc1 nc lgnd nc comp nc v fb disable
ncp5162 http://onsemi.com 2 figure 1. application diagram, 5.0 v to 2.5 v/20 a core logic converter with 12 v bias v gate(h) v gate(l) irf7413 irf7413 irf7413 irf7413 pgnd v fb v ffb 2.0 k 3.3 k 1.33 k 100 pf 1200 m f/10 v 3 sanyo gx 1.6 m h 1200 m f/10 v 3 sanyo gx v out 5.0 v 1.0 m h ncp5162 v cc2 lgnd v cc1 12 v 100 pf comp ss c off disable 0.1 m f 0.1 m f 270 pf maximum ratings* rating value unit operating junction temperature, t j 0 to 150 c storage temperature range, t s 65 to +150 c esd susceptibility (human body model) 2.0 kv thermal resistance, junctiontocase, r q jc 28 c/w thermal resistance, junctiontoambient, r q ja 115 c/w lead temperature soldering: reflow: (note 1.) 230 peak c 1. 60 second maximum above 183 c. *the maximum package power dissipation must be observed. maximum ratings pin name max operating voltage max current v cc1 16 v/0.3 v 100 ma dc/3.0 a peak v cc2 18 v/0.3 v 100 ma dc/3.0 a peak ss 6.0 v/0.3 v 100 m a comp 6.0 v/0.3 v 200 m a v fb 6.0 v/0.3 v 0.2 m a c off 6.0 v/0.3 v 0.2 m a v ffb 6.0 v/0.3 v 0.2 m a
ncp5162 http://onsemi.com 3 maximum ratings (continued) pin name max current max operating voltage disable 6.0 v/0.3 v 50 m a v gate(h) 18 v/0.3 v 100 ma dc/3.0 a peak v gate(l) 16 v/0.3 v 100 ma dc/3.0 a peak lgnd 0 v 25 ma pgnd 0 v 100 ma dc/3.0 a peak electrical characteristics (0 c < t a < +70 c; 0 c < t j < +125 c; 9.5 v < v cc1 < 14 v; 5.0 v < v cc2 < 16 v; cv gate(l) and cv gate(h) = 6.6 nf; c off = 330 pf; c ss = 0.1 m f, unless otherwise specified.) characteristic test conditions min typ max unit error amplifier reference voltage measure v fb = comp 1.012 1.02 1.028 v v fb bias current v fb = 0 v 0.3 1.0 m a open loop gain 1.25 v < v comp , 4.0 v; c comp = 0.1 m f; note 2. 80 db unity gain bandwidth c comp = 0.1 m f; note 2. 50 khz comp sink current v comp = 1.5 v; v fb = 3.0 v; v ss > 2.0 v 30 60 120 m a comp source current v comp = 1.2 v; v fb = 2.7 v; v ss = 5.0 v 15 30 60 m a comp clamp current v comp = 0 v; v fb = 2.7 v 0.4 1.0 1.6 ma comp high voltage v fb = 2.7 v; v ss = 5.0 v 4.0 4.3 5.0 v comp low voltage v fb = 3.0 v 1.00 1.15 v psrr 8.0 v < v cc1 < 14 v @ 1.0 khz; c comp = 0.1 m f; note 2. 70 db transconductance 33 mmho v cc1 monitor start threshold output switching 8.60 8.95 9.30 v stop threshold output not switching 8.45 8.80 9.15 v hysteresis startstop 150 mv soft start (ss) charge time 1.6 3.3 5.0 ms pulse period 25 100 200 ms duty cycle (charge time /pulse period) 100 1.0 3.3 6.0 % comp clamp voltage v fb = 0 v; v ss = 0 0.50 0.95 1.10 v v ffb ss fault disable v gate(h) = low; v gate(l) = low 0.9 1.0 1.1 v high threshold 2.5 3.0 v pwm comparator transient response v ffb = 0 to 5.0 v to v gate(h) = 9.0 v to 1.0 v; v cc1 = v cc2 = 12 v 100 125 ns v ffb bias current v ffb = 0 v 0.3 m a 2. guaranteed by design, not 100% tested in production.
ncp5162 http://onsemi.com 4 electrical characteristics (continued) (0 c < t a < +70 c; 0 c < t j < +125 c; 9.5 v < v cc1 < 14 v; 5.0 v < v cc2 < 16 v; cv gate(l) and cv gate(h) = 6.6 nf; c off = 330 pf; c ss = 0.1 m f, unless otherwise specified.) characteristic test conditions min typ max unit disable input threshold voltage 1.00 1.25 2.40 v pull down resistance 25 50 110 k w pull down voltage 0.00 0.00 0.15 v v gate(h) and v gate(l) out rise time 1.0 v < v gate(h) < 9.0 v; 1.0 v < v gate(l) < 9.0 v; v cc1 = v cc2 = 12 v 30 50 ns out fall time 9.0 v < v gate(h) > 1.0 v; 9.0 v > v gate(l) > 1.0 v; v cc1 = v cc2 = 12 v 30 50 ns delay v gate(h) to v gate(l) v gate(h) falling to 1.0 v ; v cc1 = v cc2 = 8.0 v cv gate(h) = 6.6 nf; v gate(l) rising to 1.0 v 45 70 95 ns delay v gate(l) to v gate(h) v gate(l) falling to 1.0 v; v cc1 = v cc2 = 8.0 v cv gate(h) = 6.6 nf; v gate(h) rising to 1.0 v 45 70 95 ns v gate(h), v gate(l) resistance resistor to lgnd. note 3. 20 50 100 k w v gate(h), v gate(l) schottky lgnd to v gate(h) @ 10 ma; lgnd to v gate(l) @ 10 ma 600 800 mv supply current i cc1 no switching 14 17.5 ma i cc2 no switching 11 13 ma operating i cc1 v fb = comp = v ffb 14 17 ma operating i cc2 v fb = comp = v ffb 11 13.5 ma c off charge time v ffb = 1.5 v; v ss = 5.0 v 1.0 1.6 2.2 m s discharge current c off to 5.0 v; v fb > 1.0 v 5.0 ma time out timer time out time v fb = v comp ; v ffb = 2.0 v; record v gate(h) pulse high duration 10 30 65 m s fault mode duty cycle v ffb = 0v 35 50 70 % 3. guaranteed by design, not 100% tested in production.
ncp5162 http://onsemi.com 5 package pin description package pin # pin symbol function so16 1 disable this pin is internally pulled down to ground through a resistor, providing a logic 0 if left open. when pulled to v cc , the output gate drivers are pulled low, powering off the external output stage. at the same time the soft start capacitor is slowly discharged by an internal 2.0 m a current source, setting the time out before the ic is restarted. 2, 3, 4, 6 nc no connection. 5 ss soft start pin. a capacitor from this pin to lgnd in conjunction with internal 60 m a current source provides soft start function for the controller. this pin disables fault detect function during soft start. when a fault is detected, the soft start capacitor is slowly discharged by internal 2.0 m a current source setting the time out before trying to restart the ic. charge/discharge current ratio of 30 sets the duty cycle for the ic when the regulator output is shorted. 7 c off a capacitor from this pin to ground sets the time duration for the on board one shot, which is used for the constant off time architecture. 8 v ffb fast feedback connection to the pwm comparator. this pin is connected to the regulator output. the inner feedback loop terminates on time. 9 v cc2 boosted power for the high side gate driver. 10 v gate(h) high fet driver pin capable of 3.0 a peak switching current. internal circuit prevents v gate(h) and v gate(l) from being in high state simultaneously. 11 pgnd high current ground for the ic. the mosfet drivers are referenced to this pin. input capacitor ground and the source of lower fet should be tied to this pin. 12 v gate(l) low fet driver pin capable of 3.0 a peak switching current. 13 v cc1 input power for the ic and low side gate driver. 14 lgnd signal ground for the ic. all control circuits are referenced to this pin. 15 comp error amplifier compensation pin. a capacitor to ground should be provided externally to compensate the amplifier. 16 v fb error amplifier dc feedback input. this is the master voltage feedback which sets the output voltage. this pin can be connected directly to the output or a remote sense trace.
ncp5162 http://onsemi.com 6 + + + v cc1 ss v ffb low comparator v ffb fast feedback lgnd slow feedback pwm comparator ss low comparator ss high comparator v cc1 monitor comparator error amplifier v cc1 v cc2 c off v gate(h ) v gate(l ) pgnd fault fault fault latch pgnd r s q q r s q q r s q latch pmw c off one shot offtime timeout timeout timer edge triggered extended offtime timeout normal offtime timeout maximum ontime timeout (30 m s) gate(h) = on gate(h) = off 2.0 m a 60 m a 5.0 v 0.7 v 2.5 v ref + + + 9.05 v 8.90v v fb comp figure 2. block diagram ref disable 1.0 v reference ref v cc1 applications information theory of operation v 2 control method the v 2 method of control uses a ramp signal that is generated by the esr of the output capacitors. this ramp is proportional to the ac current through the main inductor and is offset by the value of the dc output voltage. this control scheme inherently compensates for variation in either line or load conditions, since the ramp signal is generated from the output voltage itself. this control scheme differs from traditional techniques such as voltage mode, which generates an artificial ramp, and current mode, which generates a ramp from inductor current. figure 3. v 2 control diagram comp v ffb reference voltage + + pwm comparator ramp signal error amplifier error signal output voltage feedback v fb v gate(h) v gate(l) e c
ncp5162 http://onsemi.com 7 the v 2 control method is illustrated in figure 3. the output voltage is used to generate both the error signal and the ramp signal. since the ramp signal is simply the output voltage, it is affected by any change in the output regardless of the origin of that change. the ramp signal also contains the dc portion of the output voltage, which allows the control circuit to drive the main switch to 0% or 100% duty cycle as required. a change in line voltage changes the current ramp in the inductor, affecting the ramp signal, which causes the v 2 control scheme to compensate the duty cycle. since the change in inductor current modifies the ramp signal, as in current mode control, the v 2 control scheme has the same advantages in line transient response. a change in load current will have an affect on the output voltage, altering the ramp signal. a load step immediately changes the state of the comparator output, which controls the main switch. load transient response is determined only by the comparator response time and the transition speed of the main switch. the reaction time to an output load step has no relation to the crossover frequency of the error signal loop, as in traditional control methods. the error signal loop can have a low crossover frequency, since transient response is handled by the ramp signal loop. the main purpose of this `slow' feedback loop is to provide dc accuracy. noise immunity is significantly improved, since the error amplifier bandwidth can be rolled off at a low frequency. enhanced noise immunity improves remote sensing of the output voltage, since the noise associated with long feedback traces can be effectively filtered. line and load regulation are drastically improved because there are two independent voltage loops. a voltage mode controller relies on a change in the error signal to compensate for a deviation in either line or load voltage. this change in the error signal causes the output voltage to change corresponding to the gain of the error amplifier, which is normally specified as line and load regulation. a current mode controller maintains fixed error signal under deviation in the line voltage, since the slope of the ramp signal changes, but still relies on a change in the error signal for a deviation in load. the v 2 method of control maintains a fixed error signal for both line and load variation, since the ramp signal is affected by both line and load. constant off time to maximize transient response, the ncp5162 uses a constant off time method to control the rate of output pulses. during normal operation, the off time of the high side switch is terminated after a fixed period, set by the c off capacitor. to maintain regulation, the v 2 control loop varies switch on time. the pwm comparator monitors the output voltage ramp, and terminates the switch on time. constant off time provides a number of advantages. switch duty cycle can be adjusted from 0 to 100% on a pulse by pulse basis when responding to transient conditions. both 0% and 100% duty cycle operation can be maintained for extended periods of time in response to load or line transients. pwm slope compensation to avoid subharmonic oscillations at high duty cycles is avoided. switch on time is limited by an internal 30 m s timer, minimizing stress to the power components. programmable output the ncp5162 has a 1.0 v reference voltage at the noninverting input of the error amplifier, and the output voltage is programmed by connecting resistor divider feedback to the v fb and v ffb pins. start up until the voltage on the v cc1 supply pin exceeds the 8.95 v monitor threshold, the soft start and gate pins are held low. the fault latch is reset (no fault condition). the output of the error amplifier (comp) is pulled up to 1.0 v by the comparator clamp. when the v cc1 pin exceeds the monitor threshold, the ga te(h) output is activated, and the soft start capacitor begins charging. the gate(h) output will remain on, enabling the nfet switch, until terminated by either the pwm comparator, or the maximum on time timer. if the maximum on time is exceeded before the regulator output voltage achieves the 1.0 v level, the pulse is terminated. the gate(h) pin drives low, and the ga te(l) pin drives high for the duration of the extended off time. this time is set by the time out timer and is approximately equal to the maximum on time, resulting in a 50% duty cycle. the gate(l) pin will then drive low, the gate(h) pin will drive high, and the cycle repeats. when regulator output voltage achieves the 1.0 v level present at the comp pin, regulation has been achieved and normal off time will ensue. the pwm comparator terminates the switch on time, with off time set by the c off capacitor. the v 2 control loop will adjust switch duty cycle as required to ensure the regulator output voltage tracks the output of the error amplifier. the soft start and comp capacitors will charge to their final levels, providing a controlled turn on of the regulator output. regulator turn on time is determined by the comp capacitor charging to its final value. its voltage is limited by the soft start comp clamp and the voltage on the soft start pin (see figures 4 and 5).
ncp5162 http://onsemi.com 8 figure 4. ncp5162 startup in response to increasing 12 v and 5.0 v input voltages. extended off time is followed by normal off time operation when output voltage achieves regulation to the error amplifier output m 250 m s trace 3 12 v input (vcc1 and vcc2) (5.0 v/div.) trace 1 regulator output voltage (1.0 v/div.) trace 4 5.0 v input (1.0 v/div.) trace 2 inductor switching node (2.0 v/div.) figure 5. ncp5162 startup waveforms m 2.50 ms trace 3 comp pin (error amplifier output) (1.0 v/div.) trace 1 regulator output voltage (1.0 v/div.) trace 4 soft start pin (2.0 v/div.) if the input voltage rises quickly, or the regulator output is enabled externally, output voltage will increase to the level set by the error amplifier output more rapidly, usually within a couple of cycles (see figure 6). figure 6. ncp5162 enable startup waveforms m 10.0 m s trace 1 regulator output voltage (5.0 v/div.) trace 2 inductor switching node (5.0 v/div.) normal operation during normal operation, switch off time is constant and set by the c off capacitor. switch on time is adjusted by the v 2 control loop to maintain regulation. this results in changes in regulator switching frequency, duty cycle, and output ripple in response to changes in load and line. output voltage ripple will be determined by inductor ripple current working into the esr of the output capacitors (see figures 7 and 8). figure 7. ncp5162 peaktopeak ripple on v out = 2.8 v, i out = 0.5 a (light load) m 1.00 m s trace 1 regulator output voltage (10 mv/div.) trace 2 inductor switching node (5.0 v/div.)
ncp5162 http://onsemi.com 9 figure 8. ncp5162 peaktopeak ripple on v out = 2.8 v, i out = 13 a (heavy load) m 1.00 m s trace 1 regulator output voltage (10 mv/div.) trace 2 inductor switching node (5.0 v/div.) transient response the ncp5162 v 2 control loop's 100 ns reaction time provides unprecedented transient response to changes in input voltage or output current. pulse by pulse adjustment of duty cycle is provided to quickly ramp the inductor current to the required level. since the inductor current cannot be changed instantaneously, regulation is maintained by the output capacitor(s) during the time required to slew the inductor current. for best transient response, a combination of a number of high frequency and bulk output capacitors are usually used. if the maximum on time is exceeded while responding to a sudden increase in load current, a normal off time occurs to prevent saturation of the output inductor. figure 9. ncp5162 output voltage response to a 12 a load pulse 100 m s/div. trace 2 regulator output voltage (output set for 1.55 v, 20 mv/div.) figure 10. ncp5162 output voltage response to a 0 to 12 a load increase 10 m s/div. trace 2 regulator output voltage (output set for 1.55 v, 20 mv/div.) trace 1 inductor switching node (5.0 v/div.) figure 11. ncp5162 output voltage response to a 12 to 0 a load decrease 10 m s/div. trace 2 regulator output voltage (output set for 1.55 v, 20 mv/div.) trace 1 inductor switching node (5 v/div.) protection and monitoring features v cc1 monitor to maintain predictable startup and shutdown characteristics an internal v cc1 monitor circuit is used to prevent the part from operating below 8.95 v minimum startup. the v cc1 monitor comparator provides hysteresis and guarantees a 8.80 v minimum shutdown threshold.
ncp5162 http://onsemi.com 10 short circuit protection a lossless hiccup mode short circuit protection feature is provided, requiring only the soft start capacitor to implement. if a short circuit condition occurs (v ffb < 1.0 v), the v ffb low comparator sets the fault latch. this causes the top mosfet to shut off, disconnecting the regulator from it's input voltage. the soft start capacitor is then slowly discharged by a 2.0 m a current source until it reaches it's lower 0.7 v threshold. the regulator will then attempt to restart normally, operating in it's extended off time mode with a 50% duty cycle, while the soft start capacitor is charged with a 60 m a charge current. if the short circuit condition persists, the regulator output will not achieve the 1.0 v low v ffb comparator threshold before the soft start capacitor is charged to it's upper 2.5 v threshold. if this happens the cycle will repeat itself until the short is removed. the soft start charge/discharge current ratio sets the duty cycle for the pulses (2.0 m a/60 m a = 3.3%), while actual duty cycle is half that due to the extended off time mode (1.65%). this protection feature results in less stress to the regulator components, input power supply, and pc board traces than occurs with constant current limit protection (see figures 12 and 13). if the short circuit condition is removed, output voltage will rise above the 1.0 v level, preventing the fault latch from being set, allowing normal operation to resume. figure 12. ncp5162 hiccup mode short circuit protection. gate pulses are delivered while the soft start capacitor charges, and cease during discharge m 25.0 ms trace 3 soft start timing capacitor (1.0 v/div.) trace 4 5.0 v supply voltage (2.0 v/div.) trace 2 inductor switching node (2.0 v/div.) figure 13. ncp5162 startup with regulator output shorted m 50.0 m s trace 4 5.0 v from pc power supply (2.0 v/div.) trace 2 inductor switching node (2.0 v/div.) overvoltage protection overvoltage protection (ovp) is provided as result of the normal operation of the v 2 control topology and requires no additional external components. the control loop responds to an overvoltage condition within 100 ns, causing the top mosfet to shut off, disconnecting the regulator from it's input voltage. the bottom mosfet is then activated, resulting in a acrowbaro action to clamp the output voltage and prevent damage to the load (see figures 14 and 15). the regulator will remain in this state until the overvoltage condition ceases or the input voltage is pulled low. the bottom fet and board trace must be properly designed to implement the ovp function. figure 14. ncp5162 ovp response to an inputtooutput short circuit by immediately providing 0% duty cycle, crowbarring the input voltage to ground m 10.0 m s trace 1 regulator output voltage (1.0 v/div.) trace 2 inductor switching node 5.0 v/div.) trace 4 5.0 v from pc power supply (5.0 v/div.)
ncp5162 http://onsemi.com 11 figure 15. ncp5162 ovp response to an inputtooutput short circuit by pulling the input voltage to ground m 5.00 ms trace 1 regulator output voltage (1.0 v/div.) trace 4 5.0 v from pc power supply (5.0 v/div.) external power good circuit an optional power good signal can be generated through the use of four additional external components (see figure 16). the threshold voltage of the power good signal can be adjusted per the following equation: v power good  (r1  r2)  0.65 v r2 this circuit provides an open collector output that drives the power good output to ground for regulator voltages less than v power good . figure 16. implementing power good with the ncp5162 5.0 v power good 10 k v out pn3904 6.2 k r1 r2 pn3904 10 k r3 ncp5162 figure 17. ncp5162 during power up. power good signal is activated when output voltage reaches 1.70 v m 2.50 ms trace 4 5.0 v input (2.0 v/div.) trace 3 12 v input (v cc1 ) and (v cc2 ) (10 v/div.) trace 1 regulator output voltage (1.0 v/div.) trace 2 power good signal (2.0 v/div.) slope compensation the v 2 control method uses a ramp signal, generated by the esr of the output capacitors, that is proportional to the ripple current through the inductor. to maintain regulation, the v 2 control loop monitors this ramp signal, through the pwm comparator, and terminates the switch ontime. the stringent load transient requirements of modern microprocessors require the output capacitors to have very low esr. the resulting shallow slope presented to the pwm comparator, due to the very low esr, can lead to pulse width jitter and variation caused by both random or synchronous noise. adding slope compensation to the control loop, avoids erratic operation of the pwm circuit, particularly at lower duty cycles and higher frequencies, where there is not enough ramp signal, and provides a more stable switchpoint.
ncp5162 http://onsemi.com 12 the scheme that prevents that switching noise prematurely triggers the pwm circuit consists of adding a positive voltage slope to the output of the error amplifier (comp pin) during an offtime cycle. the circuit that implements this function is shown in figure 18. figure 18. small rc filter provides the proper voltage ramp at the beginning of each ontime cycle to synchronous fet 16 12 c1 r2 r1 ncp5162 gate(l) comp c comp the ramp waveform is generated through a small rc filter that provides the proper voltage ramp at the beginning of each ontime cycle. the resistors r1 and r2 in the circuit of figure 18 form a voltage divider from the gate(l) output, superimposing a small artificial ramp on the output of the error amplifier. it is important that the series combination r1/r2 is high enough in resistance not to load down and negatively affect the slew rate on the gate(l) pin. selecting external components the ncp5162 can be used with a wide range of external power components to optimize the cost and performance of a particular design. the following information can be used as general guidelines to assist in their selection. nfet power transistors both logic level and standard mosfets can be used. the reference designs derive gate drive from the 12 v supply which is generally available in most computer systems and utilize logic level mosfets. multiple mosfets may be paralleled to reduce losses and improve efficiency and thermal management. voltage applied to the mosfet gates depends on the application circuit used. both upper and lower gate driver outputs are specified to drive to within 1.5 v of ground when in the low state and to within 2.0 v of their respective bias supplies when in the high state. in practice, the mosfet gates will be driven rail to rail due to overshoot caused by the capacitive load they present to the controller ic. for the typical application where v cc1 = v cc2 = 12 v and 5.0 v is used as the source for the regulator output current, the following gate drive is provided; v gate(h)  12 v  5.0 v  7.0 v, v gate(l)  12 v the gate drive waveforms are shown in figure 19. figure 19. ncp5162 gate drive waveforms depicting rail to rail swing m 1.00 m s math 1 = v gate(h) 5.0 v in trace 3 = v gate(h) (10 v/div.) trace 4 = v gate(l) (10 v/div.) trace 2= inductor switching nodes (5.0 v/div.) the most important aspect of mosfet performance is rds on , which effects regulator efficiency and mosfet thermal management requirements. the power dissipated by the mosfets may be estimated as follows; switching mosfet: power  i load 2  rds on  duty cycle synchronous mosfet: power  i load 2  rds on  ( 1  duty cycle ) duty cycle = v out  (i load  rds on of synch fet )  v in  (i load  rds on of synch fet )  (i load  rds on of switch fet ) 
ncp5162 http://onsemi.com 13 off time capacitor (c off ) the c off timing capacitor sets the regulator off time: t off  c off  4848.5 the preceding equations for duty cycle can also be used to calculate the regulator switching frequency and select the c off timing capacitor: c off  perioid  ( 1  duty cycle ) 4848.5 where: period  1 switching frequency schottky diode for synchronous mosfet a schottky diode may be placed in parallel with the synchronous mosfet to conduct the inductor current upon turn off of the switching mosfet to improve efficiency. for a design operating at 200 khz or so, the low nonoverlap time combined with schottky forward recovery time may make the benefits of this device not worth the additional expense (see figure 8, channel 2). the power dissipation in the synchronous mosfet due to body diode conduction can be estimated by the following equation: p ower  v bd  i load  conduction time  switching frequenc y where v bd = the forward drop of the mosfet body diode. for the ncp5162 demonstration board as shown in figure 8; power  1.6 v  13 a  100 ns  233 khz  0.48 w this is only 1.3% of the 36.4 w being delivered to the load. input and output capacitors these components must be selected and placed carefully to yield optimal results. capacitors should be chosen to provide acceptable ripple on the input supply lines and regulator output voltage. key specifications for input capacitors are their ripple rating, while esr is important for output capacitors. for best transient response, a combination of low value/high frequency and bulk capacitors placed close to the load will be required. output inductor the inductor should be selected based on its inductance, current capability, and dc resistance. increasing the inductor value will decrease output voltage ripple, but degrade transient response. thermal management thermal considerations for power mosfets and diodes in order to maintain good reliability, the junction temperature of the semiconductor components should be kept to a maximum of 150 c or lower. the thermal impedance (junction to ambient) required to meet this requirement can be calculated as follows: thermal impedance  t junction(max)  t ambient power a heatsink may be added to to220 components to reduce their thermal impedance. a number of pc board layout techniques such as thermal vias and additional copper foil area can be used to improve the power handling capability of surface mount components. emi management as a consequence of large currents being turned on and off at high frequency, switching regulators generate noise as a consequence of their normal operation. when designing for compliance with emi/emc regulations, additional components may be added to reduce noise emissions. these components are not required for regulator operation and experimental results may allow them to be eliminated. the input filter inductor may not be required because bulk filter and bypass capacitors, as well as other loads located on the board will tend to reduce regulator di/dt effects on the circuit board and input power supply. placement of the power component to minimize routing distance will also help to reduce emissions. figure 20. filter components 1000 pf 33 w 2.0 m h figure 21. input filter 1200 pf 3.0/16 v 2.0 m h +
ncp5162 http://onsemi.com 14 layout guidelines 1. place 12 v filter capacitor next to the ic and connect capacitor ground to pin 11 (pgnd). 2. connect pin 11 (pgnd) with a separate trace to the ground terminals of the 5.0 v input capacitors. 3. place fast feedback filter capacitor next to pin 8 (v ffb ) and connect it's ground terminal with a separate, wide trace directly to pin 14 (lgnd). 4. connect the ground terminals of the compensation capacitor directly to the ground of the fast feedback filter capacitor to prevent common mode noise from effecting the pwm comparator. 5. place the output filter capacitor(s) as close to the load as possible and connect the ground terminal to pin 14 (lgnd). 6. connect the v fb pin directly to the load with a separate trace (remote sense). 7. place 5.0 v input capacitors close to the switching mosfet and synchronous mosfet. route gate drive signals v gate(h) (pin 10) and v gate(l) (pin 12 when used) with traces that are a minimum of 0.025 inches wide. figure 22. layout guidelines to the negative terminal of the output capacitors v cc 100 pf 0.1 m f soft start off time v comp to the negative terminal of the input capacitors 15 11 5 8 v ffb 1.0 m f
ncp5162 http://onsemi.com 15 package dimensions notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. 3. dimensions a and b do not include mold protrusion. 4. maximum mold protrusion 0.15 (0.006) per side. 5. dimension d does not include dambar protrusion. allowable dambar protrusion shall be 0.127 (0.005) total in excess of the d dimension at maximum material condition. 18 16 9 seating plane f j m r x 45  g 8 pl p b a m 0.25 (0.010) b s t d k c 16 pl s b m 0.25 (0.010) a s t dim min max min max inches millimeters a 9.80 10.00 0.386 0.393 b 3.80 4.00 0.150 0.157 c 1.35 1.75 0.054 0.068 d 0.35 0.49 0.014 0.019 f 0.40 1.25 0.016 0.049 g 1.27 bsc 0.050 bsc j 0.19 0.25 0.008 0.009 k 0.10 0.25 0.004 0.009 m 0 7 0 7 p 5.80 6.20 0.229 0.244 r 0.25 0.50 0.010 0.019  so16 d suffix case 751b05 issue j
ncp5162 http://onsemi.com 16 on semiconductor and are trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to make changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. atypicalo parameters which may be provided in scill c data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including atypicalso must be validated for each customer application by customer's technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body , or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthori zed use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. publication ordering information japan : on semiconductor, japan customer focus center 4321 nishigotanda, shinagawaku, tokyo, japan 1410031 phone : 81357402700 email : r14525@onsemi.com on semiconductor website : http://onsemi.com for additional information, please contact your local sales representative. ncp5162/d v 2 is a trademark of switch power, inc. literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 3036752175 or 8003443860 toll free usa/canada fax : 3036752176 or 8003443867 toll free usa/canada email : onlit@hibbertco.com n. american technical support : 8002829855 toll free usa/canada


▲Up To Search▲   

 
Price & Availability of NCP5162-D

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X