![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
? 2005 integrated device technology, inc. dsc-6779/1 idt and the idt logo are trademarks of integrated device technology, inc. 1 december 12, 2005 dual channel e1 short haul line interface unit IDT82V2052E features: ? dual channel e1 short haul line interfaces ? supports hps (hitless protection switching) for 1+1 protection without external relays ? single 3.3 v power supply with 5 v tolerance on digital interfaces ? meets or exceeds specifications in - ansi t1.102 - itu i.431, g.703, g.736, g.775 and g.823 - etsi 300-166, 300-233 and tbr12/13 ? software programmable or hardware selectable on: - wave-shaping templates - line terminating impedance (e1: 75 ?/ 120 ?) - adjustment of arbitrary pulse shape - ja (jitter attenuator) position (receive path or transmit path) - single rail/dual rail system interfaces - hdb3/ami line encoding/decoding - active edge of transmit clock (tclk) and receive clock (rclk) - active level of transmit data (tdata) and receive data (rdata) - receiver or transmitter power down - high impedance setting for line drivers - prbs (pseudo random bit s equence) generation and detection with 2 15 -1 prbs polynomials - 16-bit bpv (bipolar pulse violation) / excess zero/ prbs error counter - analog loopback, digital loopback, remote loopback ? adaptive receive sensitivity up to -20 db (host mode only) ? non-intrusive monitoring per itu g.772 specification ? short circuit protection and in ternal protection diode for line drivers ? los (loss of signal) detection with programmable los levels (host mode only) ? ais (alarm indication signal) detection ? jtag interface ? supports serial control interface, motorola and intel non-multi- plexed interfaces and hardware control mode ? pin compatible to 82v2082 t1/e 1/j1 long haul/short haul liu and 82v2042e t1/e1/j1 short haul liu ? available in 80-pin tqfp green package options available . description: the IDT82V2052E is a dual channel e1 line interface unit. the IDT82V2052E performs clock/data recovery, ami/hdb3 line decoding and detects and reports the los condition s. an integrated adaptive equalizer is available to increase the receiv e sensitivity and enable programming of los levels. in transmit path, there is an ami/hdb3 encoder and waveform shaper. there is one jitter attenuator, which can be placed in either the receive path or the transmit path. the jitter attenuator can also be disabled. the IDT82V2052E supports both single rail and dual rail system inter- faces. to facilitate the network maintenance, a prbs generation/detection circuit is integrated in the chip, and different types of loopbacks can be set according to the applications. two diffe rent kinds of line terminating imped- ance, 75 ? and 120 ? are selectable on a per channel basis. the chip also provides driver short- circuit protection and inte rnal protection diode and supports jtag boundary scanning. the ch ip can be controlled by either software or hardware. the IDT82V2052E can be used in lan, wan, routers, wireless base stations, iads, imas, imaps, gatewa ys, frame relay access devices, csu/dsu equipment, etc.
functional block diag ram 2 december 12, 2005 IDT82V2052E dual channel e1 short haul line interface unit functional block diagram figure-1 block diagram losn rclkn rdn/rdpn cvn/rdnn rtipn rringn tclkn tdn/tdpn tdnn ttipn tringn jitter attenuator prbs generator taos prbs detector clock generator register files software control interface pin control mode[1:0] termn rxtxm[1:0] pulsn pattn[1:0] ja[1:0] montn lpn[1:0] thz rclke rpdn rst int cs sdo sclk r/ w / wr /sdi rd / ds /sclke a[5:0] d[7:0] one of the two identical channels data and clock recovery data slicer adaptive equalizer los/ais detector hdb3/ami decoder digital loopback remote loopback jitter attenuator hdb3/ami decoder waveform shaper line driver analog loopback receiver internal termination transmitter internal termination tdo trst tdi tms tck vddio vddd vdda vddt vddr jtag tap g.772 monitor mclk table of contents 3 december 12, 2005 1 IDT82V2052E pin configurations .... .............. .............. ............... .............. .............. ............ 8 2 pin description ...... ................ ................. ................ .............. .............. .............. ............. ......... 9 3 functional description ............... ................ ................ ............... .............. .............. .......... 17 3.1 control mode selection ......... ................ ................ ................. ................ ............. 17 3.2 transmit path ............ ................ ................. ................ ................. ................ ............... 1 7 3.2.1 transmit path system interf ace.............. .............. .............. ............ ........ 17 3.2.2 encoder ........... ................ ................ .............. ............... .............. .............. .......... 17 3.2.3 pulse shaper ............ ................. ................ ................. .............. .............. .......... 17 3.2.3.1 preset pulse templates .... ................ ................. .............. .............. ......... 17 3.2.3.2 user-programmable arbitrary waveform .. ............. .............. ............ ....... 18 3.2.4 transmit path line interfac e................ ............... .............. .............. .......... 20 3.2.5 transmit path power down .. ................. ............... .............. .............. .......... 20 3.3 receive path .............. ................ ................. ................ ................. ................ ............... 20 3.3.1 receive internal terminatio n.................. .............. .............. .............. ........ 20 3.3.2 line monitor ............ ................ ................. ................ ................. .............. .......... 21 3.3.3 adaptive equalizer.... ................ ................ ............... .............. .............. .......... 22 3.3.4 receive sensitivity ............. ................ ................. ................ ................. .......... 22 3.3.5 data slicer .............. ................ ................. ................ ................. .............. .......... 22 3.3.6 cdr (clock & data recovery)... ............... ................ ................. ................ ............. 22 3.3.7 decoder ........... ................ ................ .............. ............... .............. .............. .......... 22 3.3.8 receive path system interface ................ .............. .............. ............ ........ 22 3.3.9 receive path power down.... ................ ................. .............. .............. .......... 23 3.3.10 g.772 non-intrus ive monitoring ........... ............... .............. .............. .......... 23 3.4 jitter attenuator ........ ................ ................ ................. ................ ................. .......... 24 3.4.1 jitter attenuation functi on description ............... ................ ............. 24 3.4.2 jitter attenuator performa nce ............... ................. ................ ............. 24 3.5 los and ais detection ............ .............. .............. ............... .............. .............. .......... 25 3.5.1 los detection ......... ................ ................. ................ ................. .............. .......... 25 3.5.2 ais detection .......... ................ ................. ................ ................. .............. .......... 26 3.6 transmit and detect internal patterns ...... .............. .............. .............. ........ 27 3.6.1 transmit all ones ... ................. ................ ................. .............. .............. .......... 27 3.6.2 transmit all zeros.... ................ ................ ............... .............. .............. .......... 27 3.6.3 prbs generation and detect ion ............... .............. .............. ............ ........ 27 3.7 loopback ............ ................ ................ .............. .............. ............... .............. .............. ... 27 3.7.1 analog loopback ....... ................ ................ ............... .............. .............. .......... 27 3.7.2 digital loopback ..... ................. ................ ................. .............. .............. .......... 27 3.7.3 remote loopback....... ................ ................ ............... .............. .............. .......... 27 table of contents table of contents 4 december 12, 2005 IDT82V2052E dual channel e1 short haul line interface unit 3.8 error detection/counting and insertion ........... ................ ................. .......... 30 3.8.1 definition of line coding error .......... ............... .............. .............. .......... 30 3.8.2 error detection and counti ng ................ .............. .............. ............ ........ 30 3.8.3 bipolar violation and prbs error insertion ......... ................ ............. 31 3.9 line driver failure monitoring ............... ................. ................ ................. .......... 31 3.10 mclk and tclk ..... ................ ................. ................ .............. .............. .............. ............. 32 3.10.1 master clock (mclk) .......... ................ ................. ................ ................. .......... 32 3.10.2 transmit clock (tclk)........ ................ ................. ................ ................. .......... 32 3.11 microcontroller interfaces .. ............... ................. ................ ................. .......... 33 3.11.1 parallel microcontroller interface............. .............. .............. .......... 33 3.11.2 serial microcontroller interface .......... ................. ................ ............. 33 3.12 interrupt handling ... ................. ................ ................ ................. ................ ............. 34 3.13 5v tolerant i/o pins ............. ................ ................ ............... .............. .............. .......... 35 3.14 reset operation ......... ................. ................ ................ ................. ................ ............. 35 3.15 power supply ............ ................ ................. ................ ................. ................ ............... 3 5 4 programming information ............. .............. .............. ............... .............. .............. .......... 36 4.1 register list and map .. ............... ................ ................. ................ ................. .......... 36 4.2 reserved registers ....... ................ ................ ................. ................ ................. ................ .36 4.3 register description .... ................ ................. ................ ................. .............. .......... 38 4.3.1 global registers.... ................. ................ ................. .............. .............. .......... 38 4.3.2 transmit and receive te rmination register .......... ................ ............. 39 4.3.3 jitter attenuation control register ..... ................. ................ ............. 39 4.3.4 transmit path control regi sters................ ................ ................. .......... 40 4.3.5 receive path control regi sters ............. .............. .............. ............ ........ 42 4.3.6 network diagnost ics control registers ................ ................. .......... 43 4.3.7 interrupt control registers .............. ............... .............. .............. .......... 45 4.3.8 line status registers ....... ................ ................. ................ ................. .......... 47 4.3.9 interrupt status registers . ................ ............... .............. .............. .......... 48 4.3.10 counter registers ... ................ ................ ............... .............. .............. .......... 49 5 hardware control pin summary ...... ................ ................. ................ ................. .......... 50 6 ieee std 1149.1 jtag test access po rt ............... ................ ................. .............. .......... 52 6.1 jtag instructions and instru ction register .... ................ ................. .......... 53 6.2 jtag data register .... ................. ................ ................ ................. ................ ............. 53 6.2.1 device identification regi ster (idr) ............. ................ ................. .......... 53 6.2.2 bypass register (br) ................. ................ ............... .............. .............. .......... 53 6.2.3 boundary scan regi ster (bsr) ............. ............... .............. .............. .......... 53 6.2.4 test access port controller . ................. .............. .............. ............ ........ 53 7 test specifications ......... ................ ................ ................. ................ ................. ............... .. 56 8 microcontroller interface timi ng characteristics ............ ................ ............. 65 8.1 serial interface timing ......... .............. .............. ............... .............. .............. .......... 65 8.2 parallel interface timing ....... ................ ................ ................. ................ ............. 66 list of tables 5 december 12, 2005 table-1 pin description ....... ................ ................. ................ ................. ................ ................ ....... 9 table-2 transmit waveform value for e1 75 ohm .................. .............. .............. .............. ....... 19 table-3 transmit waveform value for e1 120 ohm ................ .............. .............. .............. ....... 19 table-4 impedance matching for transmitter ...... ................ ................. .............. .............. ......... 20 table-5 impedance matching for receiver .............. .............. ............... .............. .............. ......... 21 table-6 criteria of starting speed adjustment....... ................ ............... .............. .............. ......... 24 table-7 los declare and clear criter ia, adaptive equalizer disabled .. .............. .............. ....... 25 table-8 los declare and clear criter ia, adaptive equalizer enabled ................. .............. ....... 26 table-9 ais condition ......... ................ ................. ................ ................. ................ ................ ..... 26 table-10 criteria for setting/clearing the prbs_s bit ..... ................. ................ ................. ......... 27 table-11 exz definition ........ ................ ................. ................ ................. ................ ............... ...... 30 table-12 interrupt event................. ................. .............. .............. .............. .............. .............. ....... 34 table-13 global register list and map............... ................. ................ ................. .............. ......... 36 table-14 per channel register list and map ............ .............. ............... .............. .............. ......... 37 table-15 id: device revision register ............... ................. ................ ................. .............. ......... 38 table-16 rst: reset register ... ................ ................ ................. ................ ................. ............... . 38 table-17 gcf: global conf iguration register .... ................. ................ ................. .............. ......... 38 table-18 intch: interrupt channel indi cation register........... ............... .............. .............. ......... 38 table-19 term: transmit and receive termination configuration regist er ................ .............. 39 table-20 jacf: jitter attenua tion configuration register ................. ................ ................. ......... 39 table-21 tcf0: transmitter configuratio n register 0 ............. ............... .............. .............. ......... 40 table-22 tcf1: transmitter configuratio n register 1 ............. ............... .............. .............. ......... 40 table-23 tcf2: transmitter configuratio n register 2 ............. ............... .............. .............. ......... 41 table-24 tcf3: transmitter configuratio n register 3 ............. ............... .............. .............. ......... 41 table-25 tcf4: transmitter configuratio n register 4 ............. ............... .............. .............. ......... 41 table-26 rcf0: receiver configuration register 0................. ............... .............. .............. ......... 42 table-27 rcf1: receiver configuration register 1................. ............... .............. .............. ......... 42 table-28 rcf2: receiver configuration register 2................. ............... .............. .............. ......... 43 table-29 maint0: maintenance function control register 0..... .............. .............. .............. ....... 43 table-30 maint1: maintenance function control register 1..... .............. .............. .............. ....... 44 table-31 maint6: maintenance function control register 6..... .............. .............. .............. ....... 44 table-32 intm0: interrupt mask register 0 ............... .............. ............... .............. .............. ......... 45 table-33 intm1: interrupt masked regist er 1 ................ ................ ................. ................ ............ 45 table-34 intes: interrupt tr igger edge select register .. ................. ................ ................. ......... 46 table-35 stat0: line status register 0 (real time status m onitor)............ .............. ............ ....... 47 table-36 stat1: line status register 1 (real time status m onitor)............ .............. ............ ....... 48 table-37 ints0: interrupt status regist er 0 ................. .............. .............. .............. .............. ....... 48 table-38 ints1: interrupt status regist er 1 ................. .............. .............. .............. .............. ....... 49 table-39 cnt0: error count er l-byte register 0....... .............. ............... .............. .............. ......... 49 table-40 cnt1: error counter h- byte register 1 ........... ................ ................. ................ ............ 49 table-41 hardware control pin summary .. ............... .............. ............... .............. .............. ......... 50 list of tables list of tables 6 december 12, 2005 IDT82V2052E dual channel e1 short haul line interface unit table-42 instruction regi ster description ......... ................ ................. ................ ................. ......... 53 table-43 device identification register description........ ................ ................. ................ ............ 53 table-44 tap controller state descripti on ................ .............. ............... .............. .............. ......... 54 table-45 absolute maximum rating ........ ................ ................ ............... .............. .............. ......... 56 table-46 recommended operation conditions ................ ................. ................ ................. ......... 56 table-47 power consumption.... ................ ................ ................. ................ ................. ................ 57 table-48 dc characteristics ............... ................ .............. .............. ............... .............. ............. ... 57 table-49 receiver electrical characteristics....... ................. ................ ................. .............. ......... 58 table-50 transmitter elec trical characteristics.......... .............. ............... .............. .............. ......... 59 table-51 transmitter and receiver timing char acteristics ............ ................. ................ ............ 60 table-52 jitter tolerance ...... ................ ................. ................ ................. ................ ............... ...... 61 table-53 jitter attenuator char acteristics ........... ................. ................ ................. .............. ......... 6 2 table-54 jtag timing char acteristics ............... ................. ................ ................. .............. ......... 63 table-55 serial interface timing charac teristics ....... .............. ............... .............. .............. ......... 65 table-56 non-multiplexed motorola r ead timing characteristic s ................. ........... ............ ....... 66 table-57 non-multiplexed motorola wr ite timing characteristics ............ .............. .............. ....... 67 table-58 non-multiplexed intel read timing characteristics .. ............... .............. .............. ......... 68 table-59 non-multiplexed intel write timing characteristics .. ............... .............. .............. ......... 69 list of figures 7 december 12, 2005 figure-1 block diagram ....... ................ ................. ................ ................. ................ ................ ........ 2 figure-2 IDT82V2052E tqfp80 package pin assignment ........ .............. .............. ............ .......... 8 figure-3 e1 waveform template diagram ............... .............. ............... .............. .............. .......... 17 figure-4 e1 pulse template test circuit .............. ................ ................. .............. .............. .......... 18 figure-5 receive path function block dia gram .............. ................. ................ ................. .......... 21 figure-6 transmit/receive line circuit .. ................ ................ ............... .............. .............. .......... 21 figure-7 monitoring receive line in anot her chip ................. ............... .............. .............. .......... 22 figure-8 monitor transmit line in another chip ..... ................ ............... .............. .............. .......... 22 figure-9 g.772 monitoring diagram ......... ................ .............. ............... .............. .............. .......... 23 figure-10 jitter attenuator ... ................ ................ ................. ................ ................. ............... ......... 24 figure-11 los declare and clear ......... ................. .............. .............. .............. .............. .............. .25 figure-12 analog loopback ......... ................ ................. ................ ................. .............. ............. .... 28 figure-13 digital loopback .... ................ ................. ................ ................. ................ ............... ....... 28 figure-14 remote loopback ...... ................ ................ ................. ................ ................. .............. ... 29 figure-15 auto report mode ............... ................ .............. .............. ............... .............. ............. .... 30 figure-16 manual report mode ................ .............. .............. .............. .............. .............. ............. .. 31 figure-17 tclk operation flowchart .... ................. ................ .............. .............. .............. ............. 3 2 figure-18 serial microcontroller interf ace function timing ...... ............... .............. .............. .......... 33 figure-19 jtag architecture .. ............... .............. .............. .............. ............... .............. ............ ..... 52 figure-20 jtag state diagram .. ................ ................ ................. ................ ................. ............... .. 55 figure-21 transmit system interface ti ming .................. ................ ................. ................ ............. 60 figure-22 receive system interface timi ng .............. .............. ............... .............. .............. .......... 61 figure-23 e1 jitter tolerance performanc e ............... .............. ............... .............. .............. .......... 62 figure-24 e1 jitter transfer performance ........... ................. ................ ................. .............. .......... 63 figure-25 jtag interface timing ........ ................ ................. .............. .............. .............. ............. .. 64 figure-26 serial interface write timing ............... ................. .............. .............. .............. .............. .65 figure-27 serial interface read timing with sclke=1 ........... ............... .............. .............. .......... 65 figure-28 serial interface read timing with sclke=0 ........... ............... .............. .............. .......... 65 figure-29 non-multiplexed motorola read timing ............ ................. ................ ................. .......... 66 figure-30 non-multiplexed motorola writ e timing ................... ............... .............. .............. .......... 67 figure-31 non-multiplexed intel read ti ming ................. ................ ................. ................ ............. 68 figure-32 non-multiplexed intel write ti ming ................. ................ ................. ................ ............. 69 list of figures IDT82V2052E dual channel e1 short haul line interface unit IDT82V2052E pin configurations 8 december 12, 2005 1 IDT82V2052E pin configurations figure-2 IDT82V2052E tqfp 80 package pin assignment IDT82V2052E 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 48 47 46 45 44 43 42 41 49 50 51 52 53 54 55 56 21 24 22 23 25 28 26 27 29 32 30 31 80 77 79 78 76 73 75 74 72 69 71 70 68 65 67 66 a5 a4 / rpd2 a3 a2 / rpd1 a1 / patt21 a0 / patt20 d7 d6 d5 d4 / puls1 d3 d2 d1 d0 / puls2 sclk / patt11 ds / rd / sclke / patt10 r/ w / wr / sdi / lp21 sdo / lp20 cs / lp11 int / lp10 vddt1 tring1 ttip1 gndt1 gndr1 rring1 rtip1 vddr1 vdda ic ref gnda vddr2 rtip2 rring2 gndr2 gndt2 ttip2 tring2 vddt2 20 19 18 17 40 39 38 37 36 35 34 33 60 59 58 57 61 62 63 64 vddio gndio tclk1 tdp1 / td1 tdn1 rclk1 rdp1 / rd1 rdn1 / cv1 los1 vddd mclk gndd los2 rdn2 / cv2 rdp2 / rd2 rclk2 tdn2 tdp2 / td2 tclk2 rst trst tms tck tdo tdi ic vddio gndio mode1 mode0 rclke term2 term1 rxtxm1 rxtxm0 ja1 ja0 mont2 mont1 thz IDT82V2052E dual channel e1 short haul line interface unit pin description 9 december 12, 2005 notes: 1. the footprint ?n? (n = 1~2) represents one of the two channels. 2. the name and address of the registers that contain the preceding bit. only the address of channel 1 register is listed, the r est addresses are represented by ?...?. users can find these omitted addresses in the register description section. 3. tclkn missing: the state of tclkn continues to be high level or low level over 70 mclk cycles. 2 pin description table-1 pin description name type pin no. description ttip1 ttip2 tring1 tring2 analog output 63 78 62 79 ttipn 1 /tringn: transmit bipolar tip/ring for channel 1~2 these pins are the differential line driver outputs and can be set to high impedance state globally or individually. a logic hi gh on thz pin turns all these pins into high impedance state. when thz bit ( tcf1, 03h... ) 2 is set to ?1?, the ttipn/tringn in the corresponding channel is set to high impedance state. in summary, these pins will become high impedance in the following conditions: ? thz pin is high: all ttipn/tringn enter high impedance; ? thzn bit is set to 1: the corresponding ttipn/tringn become high impedance; ? loss of mclk: all ttipn/tringn pins become high impedance; ? loss of tclkn: the corresponding ttipn/tringn become hz (exceptions: remote loopback; transmit internal pat- tern by mclk); ? transmitter path power down: the corresponding ttipn/tringn become high impedance; ? after software reset; pin reset and power on: all ttipn/tringn enter high impedance. rtip1 rtip2 rring1 rring2 analog input 67 74 66 75 rtipn/rringn: receive bipolar tip/ring for channel 1~2 these signals are the differential receiver inputs. td1/tdp1 td2/tdp2 tdn1 tdn2 i37 23 36 24 tdn: transmit data for channel 1~2 when the device is in single rail mode, the nrz data to be transmitted is input on this pin. data on tdn pin is sampled into the device on the active edge of tclkn and is encoded by ami or hdb3 line code rules before being transmitted. in this mode, tdnn should be connected to ground. tdpn/tdnn: positive/negative transmit data when the device is in dual rail mode, the nrz data to be transmitted for positive/negative pulse is input on these pins. data on tdpn/tdnn pin is sampled into the device on the active edge of tclkn. the active polarity is also selectable. refer to 3.2.1 transmit path system interface for details. the line code in dual rail mode is as follows: tclk1 tclk2 i38 22 tclkn: transmit clock for channel 1~2 this pin inputs a 2.048 mhz transmit clock. the transmit data at tdn/tdpn or tdnn is sampled into the device on the active edge of tclkn. if tclkn is missing 3 and the tclkn missing interrupt is not masked, an interrupt will be generated. tdpn tdnn output pulse 0 0 space 0 1 positive pulse 1 0 negative pulse 1 1 space IDT82V2052E dual channel e1 short haul line interface unit pin description 10 december 12, 2005 rd1/rdp1 rd2/rdp2 cv1/rdn1 cv2/rdn2 o34 26 33 27 rdn: receive data output for channel 1~2 in single rail mode, this pin outputs nrz data. the data is decoded according to ami or hdb3 line code rules. cvn: code violation indication in single rail mode, the bpv/cv errors in received data stream w ill be reported by driving the cvn pin to high level for a full clock cycle. hdb3 line code violation can be indicated if the hdb3 decoder is enabled. when ami decoder is selected, bipolar violation will be indicated. in hardware control mode, the exz, bpv/cv errors in received data stream are always monitored by the cvn pin if single rail mode is chosen. rdpn/rdnn: positive/negative receive data output for channel 1~2 in dual rail mode, these pins output the re-timed nrz data when cdr is enabled, or directly outputs the raw rz slicer data if cdr is bypassed. active edge and level select: data on rdpn/rdnn or rdn is clocked with either the rising or the falling edge of rclkn. the active polarity is also select- able. refer to 3.3.8 receive path system interface for details. rclk1 rclk2 o35 25 rclkn: receive clock output for channel 1~2 this pin outputs a 2.048 mhz receive clock. under los conditions with ais enabled (bit aise=1), rclkn is derived from mclk. in clock recovery mode, this signal provides the clock recovered from the rtipn/rringn signal. the receive data (rdn in single rail mode or rdpn and rdnn in dual rail mode) is clocked out of the device on the active edge of rclkn. if clock recovery is bypassed, rclkn is the exclusive or (xor) output of the dual rail slicer data rdpn and rdnn. this signal can be used in applications with external clock recovery circuitry. mclk i 30 mclk: master clock input a built-in clock system that accepts a 2.048 mhz reference clock. this reference clock is used to generate several internal reference signals: ? timing reference for the integrated clock recovery unit. ? timing reference for the integrated digital jitter attenuator. ? timing reference for microcontroller interface. ? generation of rclkn signal during a loss of signal condition. ? reference clock to transmit all ones, all zeros and prbs pattern. note that for atao and ais, mclk is always used as the reference clock. ? reference clock during transmit all ones (tao) condition or sending prbs in hardware control mode. the loss of mclk will turn ttip/tring into high impedance status. los1 los2 o32 28 losn: loss of signal output for channel 1~2 these pins are used to indicate the loss of received signals. when losn pin becomes high, it indicates the loss of received signal in channel n. the los pin will become low automatically when valid received signal is detected again. the criteria of loss of signal are described in 3.5 los and ais detection . ref i 71 ref: reference resister an external resistor (3k ? , 1%) is used to connect this pin to ground to provide a standard reference current for internal circuit. table-1 pin description (continued) name type pin no. description IDT82V2052E dual channel e1 short haul line interface unit pin description 11 december 12, 2005 mode1 mode0 i9 10 mode[1:0]: operation mode of control interface select the level on this pin determines which control mode is used to control the device as follows: ? the serial microcontroller interface consists of cs , sclk, sclke, sdi, sdo and int pins. sclke is used for the selection of the active edge of sclk. ? the parallel non-multiplexed microcontroller interface consists of cs , a[5:0], d[7:0], ds / rd , r/ w / wr and int pins. (refer to 3.11 microcontroller interfaces for details) ? hardware interface consists of pulsn, thz, rclke, lpn[1:0], pattn[1:0], ja[1:0], montn, termn, rpdn, mode[1:0] and rxtxm[1:0] (n=1, 2). rclke i 11 rclke: the active edge of rclkn select in hardware control mode, this pin selects the active edge of rclkn ? l= update rdpn/rdnn on the rising edge of rclkn ? h= update rdpn/rdnn on the falling edge of rclkn in software control mode, this pin should be connected to gndio. rxtxm1 rxtxm0 i14 15 rxtxm[1:0]: receive and transmit path operation mode select in hardware control mode, these pins are used to select the sing le rail or dual rail operation modes as well as ami or hdb3 line coding: ? 00= single rail with hdb3 coding ? 01= single rail with ami coding ? 10= dual rail interface with cdr enabled ? 11= slicer mode (dual rail interface with cdr disabled) in software control mode, these pins should be connected to ground. cs lp11 i42 cs : chip select in serial or parallel microcontroller interface mode, this is the active low enable signal. a low level on this pin enables ser ial or parallel microcontroller interface. lp11/lp10: loopback mode select for channel 1 when the chip is configured by hardware, this pin is used to select loopback operation modes for channel 1.: ? 00 = no loopback ? 01 = analog loopback ? 10 = digital loopback ? 11 = remote loopback int lp10 o i 41 int : interrupt request in software control mode, this pin outputs the general interr upt request for all interrupt sources. if intm_glb bit ( gcf, 20h ) is set to ?1?, all the interrupt sources will be masked. these interrupt sources can be masked individually via registers ( intm0, 13h... ) and ( intm1, 14h... ). the interrupt status is reported via the registers ( intch, 21h ), ( ints0, 18h... ) and ( ints1, 19h... ). output characteristics of this pin can be defined to be push-pull (active high or active low) or open-drain (active low) by set ting bits int_pin[1:0] ( gcf, 20h ) lp11/lp10: loopback mode select for channel 1 see above lp11. table-1 pin description (continued) name type pin no. description mode[1:0] control interface mode 00 hardware interface 01 serial microcontroller interface 10 motorola non-multiplexed 11 intel non-multiplexed IDT82V2052E dual channel e1 short haul line interface unit pin description 12 december 12, 2005 sclk patt11 i 46 sclk: shift clock in serial microcontroller interface mode, this signal is the shift clock for the serial interface. configuration data on sdi pi n is sampled on the rising edge of sclk. configuration and status data on sdo pin is clocked out of the device on the rising edge of sclk if sclke pin is low, or on the falling edge of sclk if sclke pin is high. in parallel non-multiplexed interface mode, this pin should be connected to ground. patt11/patt10: transmit pattern select for channel 1 in hardware control mode, this pin selects the transmit pattern ? 00 = normal ? 01= all ones ? 10= prbs ? 11= transmitter power down sclke ds rd patt10 i 45 sclke: serial clock edge select in serial microcontroller interface mode, this signal selects the active edge of sclk for outputting sdo. the output data is valid after some delay from the active clock edge. it can be sampled on the opposite edge of the clock. the active clock edge which clocks the data out of the device is selected as shown below: ds : data strobe in motorola parallel non-multiplexed interface mode, this signal is the data strobe of the parallel interface. in a write opera tion (r/ w = 0), the data on d[7:0] is sampled into the device. in a read operation (r/ w = 1), the data is driven to d[7:0] by the device. rd : read strobe in intel parallel non-multiplexed interface mode, the data is driven to d[7:0] by the device during low level of rd in a read oper- ation. patt11/patt10: transmit pattern select for channel 1 see above patt11. sdi r/ w wr lp21 i 44 sdi: serial data input in serial microcontroller interface mode, this signal is the input data to the serial interface. configuration data at sdi pin is sam- pled by the device on the rising edge of sclk. r/ w : read/write select in motorola parallel non-multiplexed interface mode, this pin is low for write operation and high for read operation. wr : write strobe in intel parallel non-multiplexed interface mode, this pin is asserted low by the microcontroller to initiate a write cycle. th e data on d[7:0] is sampled into the device in a write operation. lp21/lp20: loopback mode select for channel 2 when the chip is configured by hardware, this pin is used to select loopback operation modes for channel 2:. ? 00 = no loopback ? 01 = analog loopback ? 10 = digital loopback ? 11 = remote loopback table-1 pin description (continued) name type pin no. description sclke sclk low rising edge is the active edge. high falling edge is the active edge. IDT82V2052E dual channel e1 short haul line interface unit pin description 13 december 12, 2005 sdo lp20 o i 43 sdo: serial data output in serial microcontroller interface mode, this signal is the output data of the serial interface. configuration or status data at sdo pin is clocked out of the device on the rising edge of sclk if sclke pin is low, or on the falling edge of sclk if sclke pin is high. in parallel non-multiplexed interface mode, this pin should be left open. lp21/lp20: loopback mode select for channel 2 see above lp21. d7 i/o 54 d7: data bus bit7 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. in hardware mode, this pin has to be tied to gnd. d6 i/o 53 d6: data bus bit6 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. in hardware mode, this pin has to be tied to gnd. d5 i/o 52 d5: data bus bit5 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. in hardware mode, this pin has to be tied to gnd. d4 puls1 i/o i 51 d4: data bus bit4 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. puls1: this pin is used to select the following functions for channel 1 in hardware control mode: ? transmit pulse template ? internal termination impedance (75 ? / 120 ? ) refer to 5 hardware control pin summary for details. d3 i/o 50 d3: data bus bit3 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. in hardware mode, this pin has to be tied to gnd. d2 i/o 49 d2: data bus bit2 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. in hardware mode, this pin has to be tied to gnd. d1 i/o 48 d1: data bus bit1 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. in hardware mode, this pin has to be tied to gnd. table-1 pin description (continued) name type pin no. description IDT82V2052E dual channel e1 short haul line interface unit pin description 14 december 12, 2005 d0 puls2 i/o i 47 d0: data bus bit0 in intel/motorola non-multiplexed interface mode, this signal is the bi-directional data bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground through a 10 k ? resistor. puls2: this pin is used to select the following functions for channel 2 in hardware control mode: ? transmit pulse template ? internal termination impedance (75 ? / 120 ? ) refer to 5 hardware control pin summary for details. a5 i 60 a5: address bus bit5 in intel/motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground. in hardware mode, this pin has to be tied to gnd. a4 rpd2 i 59 a4: address bus bit4 in intel/motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground. rpd2: power down control for rece iver2 in hardware control mode 0= receiver 2 normal operation 1= receiver 2 power down a3 i 58 a3: address bus bit3 in intel/motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground. in hardware mode, this pin has to be tied to gnd. a2 rpd1 i 57 a2: address bus bit2 in intel/motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground. rpd1: power down control for re ceiver1 in hardware control mode 0= receiver 1 normal operation 1= receiver 1 power down a1 patt21 i 56 a1: address bus bit1 in intel/motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground. patt21/patt20: transmit pattern select for channel 2 in hardware control mode, this pin selects the transmit pattern 00 = normal 01= all ones 10= prbs 11= transmitter power down a0 patt20 i 55 a0: address bus bit 0 in intel/motorola non-multiplexed interface mode, this signal is the address bus of the microcontroller interface. in serial microcontroller interface mode, this pin should be connected to ground. see above term1 term2 i13 12 termn: selects internal or external impedance matching for channel 1 and channel 2 in hardware control mode 0 = ternary interface with internal impedance matching network 1 = ternary interface with external impedance matching network in software control mode, this pin should be connected to ground. table-1 pin description (continued) name type pin no. description IDT82V2052E dual channel e1 short haul line interface unit pin description 15 december 12, 2005 ja1 i 16 ja[1:0]: jitter attenuation position, bandwidth and the de pth of fifo select for channel 1 and channel 2 (only used in hardware control mode) ? 00 = ja is disabled ? 01= ja in receiver, broad bandwidth, fifo=64 bits ? 10 = ja in receiver, narrow bandwidth, fifo=128 bits ? 11= ja in transmitter, narrow bandwidth, fifo=128 bits in software control mode, this pin should be connected to ground. ja0 i 17 see above. mont2 i 18 mont2: receive monitor gain select for channel 2 in hardware control mode with ternary interface, this pin selects the receive monitor gain of receiver: 0= 0db 1= 26db in software control mode, this pin should be connected to ground. mont1 i 19 mont1: receive monitor gain select for channel 1 in hardware control mode with ternary interface, this pin selects the receive monitor gain of receiver: 0= 0db 1= 26db in software control mode, this pin should be connected to ground. rst i21 rst : hardware reset the chip is forced to reset state if a low signal is input on this pin for more than 100ns. mclk must be active during reset. thz i 20 thz: transmitter driver high impedance enable this signal enables or disables all transmitter drivers on a global basis. a low level on this pin enables the driver while a h igh level on this pin places all drivers in high impedance state. note that the functionality of the internal circuits is not affec ted by this signal. jtag signals trst i pullup 1 trst : jtag test port reset this is the active low asynchronous reset to the jtag test port. this pin has an internal pull-up resistor. to ensure determin- istic operation of the test logic, tms should be held high while the signal applied to trst changes from low to high. for normal signal processing, this pin should be connected to ground. if jtag is not used, this pin must be connected to ground. tms i pullup 2 tms: jtag test mode select this pin is used to control the test logic state machine and is sampled on the rising edge of tck. tms has an internal pull- up resistor. if jtag is not used, this pin may be left unconnected. tck i 3 tck: jtag test clock this is the input clock for jtag. the data on tdi and tms are clocked into the device on the rising edge of tck while the data on tdo is clocked out of the device on the falling edge of tck. when tck is idle at low state, all the stored-state device s contained in the test logic will retain their state indefinitely. if jtag is not used, this pin may be left unconnected. tdo o 4 tdo: jtag test data output this output pin is high impedance normally and is used for reading all the serial configuration and test data from the test log ic. the data on tdo is clocked out of the device on the falling edge of tck. if jtag is not used, this pin should be left unconnected. tdi i pullup 5 tdi: jtag test data input this pin is used for loading instructions and data into the test logic and has an internal pull-up resistor. the data on tdi is clocked into the device on the rising edge of tck. if jtag is not used, this pin may be left unconnected. power supplies and grounds vddio - 7,40 3.3 v i/o power supply gndio - 8,39 i/o ground table-1 pin description (continued) name type pin no. description IDT82V2052E dual channel e1 short haul line interface unit pin description 16 december 12, 2005 vddt1 vddt2 -61 80 3.3 v power supply for transmitter driver gndt1 gndt2 -64 77 analog ground for transmitter driver vddr1 vddr2 -68 73 power supply for receive analog circuit gndr1 gndr2 -65 76 analog ground for receive analog circuit vddd - 31 3.3v digital core power supply gndd - 29 digital core ground vdda - 69 analog core circuit power supply gnda - 72 analog core circuit ground others ic - 70 ic: internal connection internal use. this pin should be left open in normal operation. ic - 6 ic: internal connection internal use. this pin should be connected to ground in normal operation. table-1 pin description (continued) name type pin no. description IDT82V2052E dual channel e1 short haul line interface unit functional des cription 17 december 12, 2005 3 functional description 3.1 control mode selection the IDT82V2052E can be configured by software or by hardware. the software control mode supports serial control interface, motorola non-mul- tiplexed control interface and intel non-multiplexed control interface. the control mode is selected by mode1 and mode0 pins as follows: ? the serial microcontroller interface consists of cs , sclk, sclke, sdi, sdo and int pins. sclke is used for the selection of active edge of sclk. ? the parallel non-multiplexed microcont roller interface consists of cs , a[5:0], d[7:0], ds / rd , r/ w / wr and int pins. ? hardware interface consists of pulsn, thz, rclke, lpn[1:0], pattn[1:0], ja[1:0], montn, termn, rpdn, mode[1:0] and rxtxm[1:0] (n=1, 2). refer to 5 hardware control pin sum- mary for details about hardware control. 3.2 transmit path the transmit path of each channel of IDT82V2052E consists of an encoder, an optional jitter attenuator, a waveform shaper, a line driver and a programmable transmit termination. 3.2.1 transmit path system interface the transmit path system interface consists of tclkn pin, tdn/tdpn pin and tdnn pin. tclkn is a 2.048 mhz clock. if tclkn is missing for more than 70 mclk cycles, an interrupt wi ll be generated if it is not masked. transmit data is sampled on the tdn/ tdpn and tdnn pins by the active edge of tclkn. the active edge of tclkn can be selected by the tclk_sel bit ( tcf0, 04h... ). and the active level of the data on tdn/tdpn and tdnn can be selected by the td_inv bit ( tcf0, 04h... ). in hardware control mode, the falling edge of tclkn and the active high of transmit data are always used. the transmit data from the system si de can be provided in two different ways: single rail and dual rail. in si ngle rail mode, only tdn pin is used for transmitting data and the t_md[1] bit ( tcf0, 04h... ) should be set to ?0?. in dual rail mode, both tdpn pi n and tdnn pin are used for transmitting data, the t_md[1] bit ( tcf0, 04h... ) should be set to ?1?. 3.2.2 encoder in single rail mode, the encoder can be configured to be a hdb3 encoder or an ami encoder by setting t_md[0] bit ( tcf0, 04h... ). in dual rail mode, the encoder is by -passed. in dual rail mode, a logic ?1? on the tdpn pin and a logic ?0? on t he tdnn pin results in a negative pulse on the ttipn/tringn; a logic ?0? on tdpn pin and a logic ?1? on tdnn pin results in a positive pulse on the ttipn/tringn. if both tdpn and tdnn are high or low, the ttipn/trin gn outputs a space (refer to tdn/tdpn, tdnn pin description ). in hardware control mode, the operation mode of receive and transmit path can be selected by setting rxtxm1 and rxtxm0 pins on a global basis. refer to 5 hardware control pin summary for details. 3.2.3 pulse shaper the IDT82V2052E provides two ways of manipulating the pulse shape before sending it. one is to use preset pulse templates; the other is to use user-programmable arbitrary waveform template. in software control mode, the pulse shape can be selected by setting the related registers. in hardware control mode, the pulse shape can be selected by setting pulsn pins on a per channel basis. refer to 5 hardware control pin summary for details. 3.2.3.1 preset pulse templates the pulse shape is shown in figure-3 according to the g.703 and the measuring diagram is shown in figure-4 . in internal impedance matching mode, if the cable impedance is 75 ? , the puls[3:0] bits ( tcf1, 05h... ) should be set to ?0000?; if the cable impedance is 120 ? , the puls[3:0] bits ( tcf1, 05h... ) should be set to ?0001?. in external impedance matching mode, for both e1/75 ? and e1/120 ? cable impedance, puls[3:0] should be set to ?0001?. figure-3 e1 waveform template diagram control interface mode 00 hardware interface 01 serial microcontroller interface. 10 parallel -non-multiplexed -motorola interface 11 parallel -non-multipl exed -intel interface -0.6 -0.4 -0.2 0 0.2 0.4 0.6 -0.20 0.00 0.20 0.40 0.60 0.80 1.00 1.20 tim e in unit intervals normalized amplitude IDT82V2052E dual channel e1 short haul line interface unit functional des cription 18 december 12, 2005 figure-4 e1 pulse template test circuit 3.2.3.2 user-programmable arbitrary waveform when the puls[3:0] bits are set to ?11xx?, user-progr ammable arbitrary waveform generator mode can be used in the corresponding channel. this allows the transmitter performance to be tuned for a wide variety of line con- dition or special application. each pulse shape can extend up to 4 uis (unit interval), addressed by ui[1:0] bits ( tcf3, 07h... ) and each ui is divided into 16 sub-phases, addressed by the samp[3:0] bits ( tcf3, 07h... ). the pulse amplitude of each phase is represented by a binary by te, within the range from +63 to - 63, stored in wdat[6:0] bits ( tcf4, 08h... ) in signed magnitude form. the most positive number +63 (d) repres ents the maximum positive amplitude of the transmit pulse while the most negative number -63 (d) represents the maximum negative amplitude of the transmit pulse. therefore, up to 64 bytes are used. for each channel, a 64 bytes ram is available. there are two standard templates which are stored in an on-chip rom. user can select one of them as reference and make some changes to get the desired waveform. user can change the wave shape and the amplitude to get the desired pulse shape. in order to do this, firstl y, users can choose a set of waveform value from the following two tables, whic h is the most similar to the desired pulse shape. table-2 and table-3 list the sample data and scaling data of each of the two templates. then modify the corresponding sample data to get the desired transmit pulse shape. secondly, through the value of sc al[5:0] bits increased or decreased by 1, the pulse amplitude can be scale d up or down at the percentage ratio against the standard pulse amplitude if needed. for different pulse shapes, the value of scal[5:0] bits and the scaling percentage ratio are different. the following two tables list these values. do the followings step by step, the desired waveform can be pro- grammed, based on the selected waveform template: (1).select the ui by ui[1:0] bits ( tcf3, 07h... ) (2).specify the sample address in the selected ui by samp [3:0] bits ( tcf3, 07h... ) (3).write sample data to wdat[6:0] bits ( tcf4, 08h... ). it contains the data to be stored in the ram, addressed by the selected ui and the corresponding sample address. (4).set the rw bit ( tcf3, 07h... ) to ?0? to implement writing data to ram, or to ?1? to implement read data from ram (5).implement the read from ram/write to ram by setting the done bit ( tcf3, 07h... ) repeat the above steps until all the sa mple data are written to or read from the internal ram. (6).write the scaling data to scal[5:0] bits ( tcf2, 06h... ) to scale the amplitude of the waveform based on the selected standard pulse amplitude when more than one ui is used to compose the pulse template, the over- lap of two consecutive pulses coul d make the pulse amplitude overflow (exceed the maximum limitation) if t he pulse amplitude is not set properly. this overflow is captured by dac_ov_is bit ( ints1, 19h... ), and, if enabled by the dac_ov_im bit ( intm1, 14h... ), an interrupt will be gen- erated. IDT82V2052E v out r load ttipn tringn note: 1. for r load = 75 ? (nom), v out (peak)=2.37v (nom) 2. for r load =120 ? (nom), v out (peak)=3.00v (nom) IDT82V2052E dual channel e1 short haul line interface unit functional des cription 19 december 12, 2005 the following tables give all the sample data based on the preset pulse templates in detail for reference. for preset pulse templates, scaling up/ down against the pulse am plitude is not supported. 1. table-2 transmit waveform value for e1 75 ? 2. table-3 transmit waveform value for e1 120 ? table-2 transmit waveform value for e1 75 ohm sample ui 1 ui 2 ui 3 ui 4 1 0000000 0000000 0000000 0000000 2 0000000 0000000 0000000 0000000 3 0000000 0000000 0000000 0000000 4 0001100 0000000 0000000 0000000 5 0110000 0000000 0000000 0000000 6 0110000 0000000 0000000 0000000 7 0110000 0000000 0000000 0000000 8 0110000 0000000 0000000 0000000 9 0110000 0000000 0000000 0000000 10 0110000 0000000 0000000 0000000 11 0110000 0000000 0000000 0000000 12 0110000 0000000 0000000 0000000 13 0000000 0000000 0000000 0000000 14 0000000 0000000 0000000 0000000 15 0000000 0000000 0000000 0000000 16 0000000 0000000 0000000 0000000 scal[5:0] = 100001 (default), one step change of this value of scal[5:0] results in 3% scaling up/down against the pulse amplitude. table-3 transmit waveform value for e1 120 ohm sample ui 1 ui 2 ui 3 ui 4 1 0000000 0000000 0000000 0000000 2 0000000 0000000 0000000 0000000 3 0000000 0000000 0000000 0000000 4 0001111 0000000 0000000 0000000 5 0111100 0000000 0000000 0000000 6 0111100 0000000 0000000 0000000 7 0111100 0000000 0000000 0000000 8 0111100 0000000 0000000 0000000 9 0111100 0000000 0000000 0000000 10 0111100 0000000 0000000 0000000 11 0111100 0000000 0000000 0000000 12 0111100 0000000 0000000 0000000 13 0000000 0000000 0000000 0000000 14 0000000 0000000 0000000 0000000 15 0000000 0000000 0000000 0000000 16 0000000 0000000 0000000 0000000 scal[5:0] = 100001 (default), one step change of this value of scal[5:0] results in 3% scaling up/down against the pulse amplitude. IDT82V2052E dual channel e1 short haul line interface unit functional des cription 20 december 12, 2005 3.2.4 transmit path line interface the transmit line interface consists of ttipn and tringn pins. the impedance matching can be realized by the internal impedance matching circuit or the external impedance matc hing circuit. if t_term[2] is set to ?0?, the internal impedance matching circ uit will be selected. in this case, the t_term[1:0] bits ( term, 02h... ) can be set to choose 75 ? or 120 ? internal impedance of ttipn/tringn. if t_term[2] is set to ?1?, the internal impedance matching circuit w ill be disabled. in this case, the external impedance matching circuit will be used to realize the impedance matching. figure-6 shows the appropriate external components to connect with the cable for one channel. table-4 is the list of the recommended imped- ance matching for transmitter. in hardware control mode, termn pin can be used to select impedance matching for both receiver and transmi tter on a per channel basis. if termn pin is low, internal impedance network will be used. if termn pin is high, external impedance network will be used. when internal impedance net- work is used, pulsn pins should be set to select the specific internal imped- ance in the corresponding channel. refer to 5 hardware control pin summary for details. the ttipn/tringn can also be tu rned into high impedance globally by pulling thz pin to high or indivi dually by setting the thz bit ( tcf1, 05h... ) to ?1?. in this state, the internal transmit circuits are still active. in hardware control mode, ttipn/tr ingn pins can be turned into high impedance globally by pulling th z pin to high. refer to 5 hardware con- trol pin summary for details. besides, in the following cases, tt ipn/tringn will also become high impedance: ? loss of mclk; ? loss of tclkn (exceptions: remote loopback; transmit internal pattern by mclk); ? transmit path power down; ? after software reset; pin reset and power on. note : the precision of the resistors should be better than 1% 3.2.5 transmit path power down the transmit path can be powered dow n individually by setting the t_off bit ( tcf0, 04h... ) to ?1?. in this case, the ttipn/tringn pins are turned into high impedance. in hardware control mode, the transmit path can be powered down by setting pattn[1:0] pins to ?11? on a per channel basis. refer to 5 hard- ware control pin summary for details. 3.3 receive path the receive path consists of receiv e internal termination, monitor gain, amplitude/wave shape detector, digital tuning controller, adaptive equalizer, data slicer, cdr (clock & da ta recovery), optional jitter atten- uator, decoder and los/ais detector. refer to figure-5 . 3.3.1 receive internal termination the impedance matching can be real ized by the internal impedance matching circuit or the external im pedance matching circuit. if r_term[2] is set to ?0?, the internal impedance ma tching circuit will be selected. in this case, the r_term[1:0] bits ( term, 02h... ) can be set to choose 75 ? or 120 ? internal impedance of rtipn/rringn. if r_term[2] is set to ?1?, the internal impedance matching circuit will be disabled. in this case, the exter- nal impedance matching circuit will be used to realize the impedance matching. figure-6 shows the appropriate exter nal components to connect with the cable for one channel. table-5 is the list of the recommended imped- ance matching for receiver. table-4 impedance matching for transmitter cable internal termination external termination configuration t_term[2:0] puls[3:0] r t t_term[2:0] puls[3:0] r t e1 / 75 ? 000 0000 0 ? 1xx 0001 9.4 ? e1 / 120 ? 001 0001 0001 IDT82V2052E dual channel e1 short haul line interface unit functional des cription 21 december 12, 2005 figure-5 receive path function block diagram figure-6 transmit/receive line circuit in hardware control mode, termn, pulsn pins can be used to select impedance matching for both receiver and transmitter on a per channel basis. if termn pin is low, internal impedance network will be used. if termn pin is high, external impedanc e network will be used. when internal impedance network is used, pulsn pins should be set to select specific internal impedance for the corresponding channel. refer to 5 hardware control pin summary for details. 3.3.2 line monitor the non-intrusive monitoring on channel s located in other chips can be performed by tapping the monito red channel through a high impedance bridging circuit. refer to figure-7 and figure-8 . after a high resistance bridging circui t, the signal arriving at the rtipn/ rringn is dramatically attenuated. to compensate this attenuation, the monitor gain can be used to boost the signal by 22 db, 26 db and 32 db, selected by mg[1:0] bits ( rcf2, 0bh... ). for normal operation, the monitor gain should be set to 0 db. in hardware control mode, montn pin can be used to set the monitor gain on a per channel basis. when montn pin is low, the monitor gain for the specific channel is 0 db. when mont n pin is high, the monitor gain for the specific channel is 26 db. refer to 5 hardware control pin sum- mary for details. table-5 impedance matching for receiver cable configuration internal te rmination external termination r_term[2:0] r r r_term[2:0] r r e1 / 75 ? 000 120 ? 1xx 75 ? e1 / 120 ? 001 120 ? monitor gain/ adaptive equalizer los/ais detector data slicer decoder los rclk rdp rdn rtip clock and data recovery receive internal termination rring jitter attenuator note: 1. common decoupling capacitor. one per chip 2. cp 0-560 (pf) 3. d1 - d8, motorola - mbr0540t1; international rectifier - 11dq04 or 10bq060 4. r t / r r : refer to table-4 and table-5 respecivley for r t and r r values a b ? ? ?? r x line r r 4 ? ? t x line r t 4 r t 4 rtipn rringn tringn ttipn ? 0.1 f gndtn vddtn IDT82V2052E vddtn vddtn d4 d3 d2 d1 1 : 1 2 : 1 68 f 1 d6 d5 d8 d7 cp vddrn vddrn one of the two identical channels 2 3 3.3 v ? 0.1 f gndrn vddrn 68 f 3.3 v 1 ? ? ? ? IDT82V2052E dual channel e1 short haul line interface unit functional des cription 22 december 12, 2005 figure-7 monitoring receive line in another chip figure-8 monitor transmit line in another chip 3.3.3 adaptive equalizer the adaptive equalizer can be enabled to increase the receive sensi- tivity and to allow programming of the los level up to -24 db. see section 3.5 los and ais detection. it can be enabled or disabled by setting eq_on bit to ?1? or ?0? ( rcf1, 0ah... ). 3.3.4 receive sensitivity in host mode, the receive sensitivit y is -10 db. with the adaptive equal- izer enabled, the receive sensitivity will be -20 db. in hardware mode, the adaptive equalizer can not be enabled and the receive sensitivity is fixed at -10 db. refer to 5 hardware control pin summary for details. 3.3.5 data slicer the data slicer is used to generate a standard amplitude mark or a space according to the amplitude of the input signals. the threshold can be 40%, 50%, 60% or 70%, as selected by the slice[1:0] bits ( rcf2, 0bh... ). the output of the data slicer is forwarded to the cdr (clock & data recovery) unit or to the rdpn/rdnn pi ns directly if the cdr is disabled. 3.3.6 cdr (clock & data recovery) the cdr is used to recover the cl ock and data from the received signal. the recovered clock tracks the jitter in the data output from the data slicer and keeps the phase relationship between data and clock during the absence of the incoming pulse. the cdr can also be by-passed in the dual rail mode. when cdr is by-passed, the data from the data slicer is output to the rdpn/rdnn pins directly. 3.3.7 decoder the r_md[1:0] bits ( rcf0, 09h... ) are used to select the ami decoder or hdb3 decoder. when the chip is configured by hardw are, the operation mode of receive and transmit path can be selected by setting rxtxm[1:0] pins on a global basis. refer to 5 hardware control pin summary for details. 3.3.8 receive path system interface the receive path system interface consists of rclkn pin, rdn/rdpn pin and rdnn pin. the rclkn outputs a recovered 2.048 mhz clock. the received data is updated on the rdn/rdpn and rdnn pins on the active edge of rclkn. the active edge of rclkn can be selected by the rclk_sel bit ( rcf0, 09h... ). and the active level of the data on rdn/ rdpn and rdnn can be selected by the rd_inv bit ( rcf0, 09h... ). in hardware control mode, only the active edge of rclkn can be selected. if rclke is set to high, the falling edge will be chosen as the active edge of rclkn. if rclke is set to low, the rising edge will be chosen as the active edge of rclkn. the active level of the data on rdn/rdpn and rdnn is the same as that in software control mode. the received data can be output to the system side in two different ways: single rail or dual rail, as selected by r_md bit [1] ( rcf0, 09h... ). in sin- gle rail mode, only rdn pin is used to output data and the rdnn/cvn pin is used to report the received errors. in dual rail mode, both rdpn pin and rdnn pin are used for outputting data. rtip rring rtip rring normal receive mode monitor mode dsx cross connect point r monitor gain =22/26/32db monitor gain=0db ttip tring rtip rring normal transmit mode monitor mode dsx cross connect point r monitor gain monitor gain =22/26/32db IDT82V2052E dual channel e1 short haul line interface unit functional des cription 23 december 12, 2005 in the receive dual rail mode, t he cdr unit can be by-passed by setting r_md[1:0] to ?11? (binary). in this situation, the output data from the data slicer will be output to the rdpn/r dnn pins directly, and the rclkn out- puts the exclusive or (xor) of the rdp n and rdnn. this is called receiver slicer mode. in this case, the transmi t path is still operating in dual rail mode. 3.3.9 receive path power down the receive path can be powered dow n individually by setting r_off bit ( rcf0, 09h... ) to ?1?. in this case, the rclkn, rdn/rdpn, rdnn and losn will be logic low. in hardware control mode, receiver power down can be selected by pull- ing rpdn pin to high on a per channel basis. refer to 5 hardware con- trol pin summary for more details. 3.3.10 g.772 non-intrusive monitoring in applications using only one c hannel, channel 1 can be configured to monitor the data received or transmitt ed in channel 2. the mont[1:0] bits ( gcf, 20h ) determine which direction (trans mit/receive) will be monitored. the monitoring is non-intr usive per itu-t g.772. figure-9 illustrates the concept. the monitored line signal (transmi t or receive) goes through channel 1?s clock and data recovery. the si gnal can be observed digitally at the rclk1, rd1/rdp1 and rdn1. if channel 1 is configured to remote loop- back while in the monitoring mode, the monitored data will be output on ttip1/tring1. figure-9 g.772 monitoring diagram channel 2 hdb3/ami encoder jitter attenuator line driver waveform shaper hdb3/ami decoder jitter attenuator data slicer adaptive equalizer los/ais detection clock and data recovery transmitter internal termination receiver internal termination tclk2 tdn2 td2/tdp2 rclk2 cv2/rdn2 los2 rd2/rdp2 rring2 ttip2 tring2 rtip2 channel 1 hdb3/ami encoder jitter attenuator line driver waveform shaper hdb3/ami decoder jitter attenuator data slicer adaptive equalizer dlos/ais detection alos detection clock and data recovery transmitter internal termination receiver internal termination tclk1 tdn1 td1/tdp1 rclk1 cv1/rdn1 los1 rd1/rdp1 rring1 ttip1 tring1 rtip1 remote loopback g.772 monitor IDT82V2052E dual channel e1 short haul line interface unit functional des cription 24 december 12, 2005 3.4 jitter attenuator there is one jitter attenuator in each channel of the liu. the jitter atten- uator can be deployed in the transmit pat h or the receive path, and can also be disabled. this is selected by the jacf[1:0] bits ( jacf, 03h... ). in hardware control mode, jitter attenuator position, bandwidth and the depth of fifo can be selected by ja[1:0] pins on a global basis. refer to 5 hardware control pin summary for details. 3.4.1 jitter attenuation function description the jitter attenuator is composed of a fifo and a dpll, as shown in figure-10 . the fifo is used as a pool to buffer the jittered input data, then the data is clocked out of the fifo by a de-jittered clock. the depth of the fifo can be 32 bits, 64 bits or 128 bits, as selected by the jadp[1:0] bits ( jacf, 03h... ). in hardware control mode, the depth of fifo can be selected by ja[1:0] pins on a global basis. refer to 5 hardware control pin sum- mary for details. consequently, the constant delay of the jitter attenuator will be 16 bits, 32 bits or 64 bits. deeper fifo can tolerate larger jitter, but at the cost of increasing data latency time. figure-10 jitter attenuator the corner frequency of the dpll can be 0.9 hz or 6.8 hz, as selected by the jabw bit ( jacf, 03h... ). the lower the corner frequency is, the longer time is needed to achieve synchronization. when the incoming data moves faster than the outgoing data, the fifo will overflow. this overflow is captured by the jaov_is bit ( ints1, 19h... ). if the incoming data moves slower than the outgoing data, the fifo will underflow. this underflow is captured by the jaud_is bit ( ints1, 19h... ). for some applications that are sensit ive to data corruption, the ja limit mode can be enabled by setting ja_limit bit ( jacf, 03h... ) to ?1?. in the ja limit mode, the speed of the out going data will be adjusted automatically when the fifo is close to its full or emptiness. the criteria of starting speed adjustment are shown in table-6 . the ja limit mode can reduce the pos- sibility of fifo overflow and underflow, but the quality of jitter attenuation is deteriorated. 3.4.2 jitter attenuator performance the performance of the jitter attenuat or in the IDT82V2052E meets the itu-t i.431, g.703, g.736-739, g.823, g.824, etsi 300011, etsi tbr12/ 13 specifications. details of the ji tter attenuator performance is shown in table-52 jitter tolerance and table-53 jitter attenuator characteristics . fifo 32/64/128 dpll jittered data de-jittered data jittered clock de-jittered clock mclk w r rclkn rdn/rdpn rdnn table-6 criteria of starting speed adjustment fifo depth criteria for adjusting data outgoing speed 32 bits 2 bits close to its full or emptiness 3 bits close to its full or emptiness 4 bits close to its full or emptiness IDT82V2052E dual channel e1 short haul line interface unit functional des cription 25 december 12, 2005 3.5 los and ai s detection 3.5.1 los detection the loss of signal detector monitors the amplitude of the incoming sig- nal level and pulse density of the received signal on rtipn and rringn. ? los declare (los=1) a los is detected when the incoming signal has ?no transitions?, i.e., when the signal level is less than q db below nominal for n consecutive pulse intervals. here n is defined by lac bit ( maint0, 0ch... ). los will be declared by pulling losn pin to high (los=1) and los interrupt will be gen- erated if it is not masked. ? los clear (los=0) the los is cleared when the incoming signal has ?transitions?, i.e., when the signal level is greater than p db below nominal and has an aver- age pulse density of at least 12.5% for m consecutive pulse intervals, start- ing with the receipt of a pulse. here m is defined by lac bit ( maint0, 0ch... ). los status is cleared by pulling losn pin to low. figure-11 los declare and clear ? los detect level threshold with the adaptive equalizer off, t he amplitude threshold q is fixed on 800 mvpp, while p=q+200 mvpp (200 mvpp is the los level detect hys- teresis). with the adaptive equalizer on, the value of q can be selected by los[4:0] bit ( rcf1, 0ah... ), while p=q+4 db (4 db is the los level detect hysteresis). refer to table 27, ?rcf1: receiver configuration register 1,? on page 42 for los[4:0] bit values available. when the chip is configured by hardware, the adaptive equalizer can not be enabled and programmable los levels are not available (pin 58 & pin 60 have to be set to ?0?). ? criteria for declare and clear of a los detect the detection supports g.775 and etsi 300233/i.431. the criteria can be selected by lac bit ( maint0, 0ch... ). table-7 and table-8 summarize los declare and clear criteria for both with and without the adaptive equalizer enabled. ? all ones output during los on the system side, the rdpn/rdnn wi ll reflect the input pulse ?transi- tion? at the rtipn/rringn side and output recovered clock (but the quality of the output clock can not be guaranteed when the input level is lower than the maximum receive sensitivity) when aise bit ( maint0, 0ch... ) is 0; or output all ones as ais when aise bit ( maint0, 0ch... ) is 1. in this case rclkn output is replaced by mclk. on the line side, the ttipn/tringn will output all ones as ais when atao bit ( maint0, 0ch... ) is 1. the all ones pattern uses mclk as the reference clock. los indicator is always active for all kinds of loopback modes. signal level p density=ok los=1 los=0 table-7 los declare and clear criteria, adaptive equalizer disabled control bit (lac) los declare threshold los clear threshold 0 = g.775 level < 800 mvpp; n=32 bits level > 1 vpp; m=32 bits; 12.5% mark density; <16 consecutive zeroes 1 = i.431/etsi level < 800 mvpp; n=2048 bits level > 1 vpp; m=32 bits; 12.5% mark density; <16 consecutive zeroes |
Price & Availability of IDT82V2052E
![]() |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |