Part Number Hot Search : 
330M166 SC5387S STR20000 TC1624 LBS21701 MAX381 CP0603 050J473
Product Description
Full Text Search
 

To Download EM4450A5WS7 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  em4450 em4550 copyright ? 2003, em microelectronic-marin sa 1 www.emmicroelectronic.com 1 kbit read/write contactless identification device description the em4450/4550 is a cmos integrated circuit intended for use in electronic read/write rf transponders. the difference between em4450 and em4550 is that em4550 are bumped and has megapads for the two coils. the chip contains 1 kbit of eeprom which can be configured by the user, allowing a write inhibited area, a read protected area, and a read area output continuously at power on. the memory can be secured by using the 32 bit password for all write and read protected operations. the password can be updated, but never read. the fixed code serial number and device identification are laser programmed making every chip unique. the em4450/4550 will transmit data to the transceiver by modulating the amplitude of the electromagnetic field, and receive data and commands in a similar way. simple commands will enable to write eeprom, to update the password, to read a specific memory area, and to reset the logic. the coil of the tuned circuit is the only external component required, all remaining functions are integrated in the chip. features  1 kbit of eeprom organized in 32 words of 32 bits  32 bit device serial number (read only laser rom)  32 bit device identification (read only laser rom)  power-on-reset sequence  power check for eeprom write operation  user defined read memory area at power on  user defined write inhibited memory area  user defined read protected memory area  data transmission performed by amplitude modulation  two data rate options 2 kbd (opt64) or 4 kbd (opt32)  bit period = 64 or 32 periods of field frequency  170 pf 2% on chip resonant capacitor  -40 to +85c temperature range  100 to 150 khz field frequency range  on chip rectifier and voltage limiter  no external supply buffer capacitance needed due to low power consumption  available in chip form for mass production and pcb and cid package for samples. applications  ticketing  automotive immobilizer with rolling code  high security hands free access control  industrial automation with portable database  manufacturing automation  prepayment devices typical operating configuration coil2 coil1 em4450 typical value of inductance at 125 khz is 9.6 mh l fig.1 em microelectronic - marin sa
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 2 www.emmicroelectronic.com block diagram fig. 2 system principle fig. 3 em4450 coil 1 coil 2 oscillator antenna driv er mo du lat o r demodulator filter & gain data dec oder data to be sent to transponder data received from transponder transceiver transponder sig nal on transponder coil sig nal on transceiver coil data rf carrier read m ode sig nal on transponder coil sig nal on transceiver coil data rf carrier receive m ode modulator encoder eeprom rom voltage regulator ac/dc converter po w e r control cloc k ex t r a c t o r data ex t r a c t o r coil1 coil2 +v control logic sequencer command dec oder res et write enable c s c r
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 3 www.emmicroelectronic.com absolute maximum ratings parameter symbol conditions maximum ac peak current induced on coil1 and coil2 i coil 30 ma power supply maximum voltage other pads minimum voltage other pads v dd v max v min -0.3 to 3.5 v v dd +0.3v v ss -0.3v storage temperature t store -55 to +125c electrostatic discharge maximum to mil-std-883c method 3015 v esd 2000v stresses above these listed maximum ratings may cause permanent damages to the device. exposure beyond specified operating conditions may affect device reliability or cause malfunction. handling procedures this device has built-in protection against high static voltages or electric fields; however, anti-static precautions must be taken as for any other cmos component. unless otherwise specified, proper operation can only occur when all terminal voltages are kept within the voltage range. unused inputs must always be tied to a defined logic voltage level. operating conditions parameter symbol min max unit operating temperature t op -40 +85 c maximum coil current i coil 10 ma ac voltage on coil v coil note 1 v pp supply frequency f coil 100 150 khz note 1 : maximum voltage is defined by forcing 10ma on coil1 - coil2. electrical characteristics v dd =2.5v, v ss =0v , f coil = 125 khz sine wave , v coil = 1v pp , t op = 25c , unless otherwise specified parameter symbol conditions min typ max unit supply voltage v dd 2.3 3.2 v minimum eeprom write voltage v ddee 2v power check eeprom write i pwcheck v dd = 2.8v 32 a supply current / read i rd read mode 3 a suppy current / write i wr write mode (v dd = 2.8v) 22 a modulator on voltage drop v on v (coil1 - vss) & v (coil2 - vss) i coil = 100a v (coil1 - vss) & v (coil2 - vss) i coil = 5 ma 0.50 2.50 v v monoflop t mono 35 85 s resonance capacitor c r 166.6 170 173.4 pf powercheck level v pwcheck 22.7v power on reset level high v prh rising supply 1 1.5 v clock extractor input min. clock extractor input max. v clkmin v clkmax minimum voltage for clock extraction max. voltage to detect modulation stop 0.25 25 v pp mv pp eeprom data endurance n cy erase all / write all at v dd = 3.5 v 100'000 cycles eeprom retention t ret top = 55c after 100'000 cycles (note 2) 10 years note 2 : based on 1000 hours at 150c
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 4 www.emmicroelectronic.com timing characteristics v dd =2.5v, v ss =0v , f coil = 125 khz sine wave, v coil = 1v pp , t op = 25c unless otherwise specified all timings are derived from the field frequency and are specified as a number of rf periods.. parameter symbol conditions value unit option : 64 clocks per bit opt64 read bit period t rdb 64 rf periods liw/ack/nack pattern duration t patt 320 rf periods read 1 word duration t rdw including liw 3200 rf periods processing pause time t pp 64 rf periods write access time t wa 64 rf periods initialization time t init 2112 rf periods eeprom write time t wee v dd = 3v 3200 rf periods option : 32 clocks per bit opt32 read bit period t rdb 32 rf periods liw/ack/nack pattern duration t patt 160 rf periods read 1 word duration t rdw including liw 1600 rf periods processing pause time t pp 32 rf periods write access time t wa 32 rf periods initialization time t init 1056 rf periods eeprom write time t wee v dd = 3v 2624 rf periods rf periods represent periods of the carrier frequency emitted by the transceiver unit. for example, if 125 khz is used : the read bit period (opt64) would be : 1/125'000*64 = 512 s, and the time to read 1 word : 1/125'000*3200 = 25.6 ms. the read bit period (opt32) would be : 1/125'000*32 = 256 s, and the time to read 1 word : 1/125'000*1600 = 12.8 ms. attention due to amplitude modulation of the coil-signal, the clock-extractor may miss clocks or add spurious clocks close to the edges of the rf-envelope. this desynchronisation will not be larger than 3 clocks per bit and must be taken into account when developing reader software. functional description general the em4450/4550 is supplied by means of an electromagnetic field induced on the attached coil. the ac voltage is rectified in order to provide a dc internal supply voltage. when the dc voltage crosses the power-on level, the chip enters the standard read mode and sends data continuously. the data to be sent in this mode is user defined by storing the first and last addresses to be output. when the last address is sent, the chip will continue with the first address until the transceiver sends a request. in the read mode, a listen window (liw) is generated before each word. during this time, the em4450/4550 will turn to the receive mode (rm) if it receives a valid rm pattern. the chip then expects a valid command. mode of operation fig. 4 get command standard read mode send w ord po w e r - on write word write password selective read login yes no rec eiv e mode request ? reset execute command init
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 5 www.emmicroelectronic.com memory organisation the 1024 bit eeprom is organised in 32 words of 32 bits. the first three words are assigned to the password, the protection word, and the control word. in order to write one of these three words, it is necessary to send the valid password. at fabrication, the em4450/4550 comes with all bits of the password programmed to a logic "0". the password cannot be read out. the memory contains two extra words of laser rom. these words are laser programmed during fabrication for every chip, are unique and cannot be altered. memory map bit 0 ------------------------------ bit 31 word 0 password ee control word protection word 1 protection word ee 0 ? 7 first word read 0 ? 7 first word read protected control word ee 8 ? 15 last word read 8 ? 15 last word read protected 3 ee 16 password check on/off 16 ? 23 first word write inhibited 928 bits of user 17 read after write on/off 24 ? 31 last word write inhibited eeprom 18 ? 31 user available 31 password 32 device serial number laser write only ? no read access 33 device identification laser on means bit set to logic '1' device identification word & off means bit set to logic '0' serial number word laser programmed ? read only fig.5 standard read mode after a power-on-reset and upon completion of a command, the chip will execute the standard read mode, in which it will send data continuously, word by word from the memory section defined between the first word read (fwr) and last word read (lwr). when the last word is output, the chip will continue with the first word until the transceiver sends a request. if fwr and lwr are the same, the same word will be sent repetitively. the listen window (liw) is generated before each word to check if the transceiver is sending data. the liw has a duration of 320 (160 opt 32) periods of the rf field. fwr and lwr have to be programmed as valid addresses (fwr lwr and 33). the words sent by the em4450/4550 comprise 32 data bits and parity bits. the parity bits are not stored in the eeprom, but generated while the message is sent as described below. the parity is even for rows and columns, meaning that the total number of "1's" is even (including the parity bit). word organisation (words 0 to 33) fig. 6 when a word is read protected, the output will consist of 45 bits set to logic "0". the password has to be used to output correctly a read protected memory area. d0 d1 d2 d3 d4 d5 d6 d7 p0 d8 d9 d10 d11 d12 d13 d14 d15 p1 d16 d17 d18 d19 d20 d21 d22 d23 p2 d24 d25 d26 d27 d28 d29 d30 d31 p3 pc0 pc1 pc2 pc3 pc4 pc5 pc6 pc7 0 first bit output data row even parity last bit output logic '0' column even partiy
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 6 www.emmicroelectronic.com read sequence por output liw d0-d7 p0 d8-d15 p1 d16-d23 p2 d24-d31 p3 pc0-pc7 "0" t0 = period of rf carrier frequency init liw fwr liw fwr+1 lwr liw fwr liw liw liw coded data data 1 bit = 64 t0 periods (opt64) 32 t0 periods (opt32) t0 periods : 32 32 128 64 64 (opt64) 16 16 64 32 32 (opt32) 1 bit 1 bit 1 bit 1 bit fig. 7 receive mode to activate the receive mode, the transceiver sends to the chip the rm pattern (while in the modulated phase of a listen window liw). the em4450/4550 will stop sending data upon reception of a valid rm. the chip then expects a command. the rm pattern consists of 2 bits "0" sent by the transceiver. the first bit "0" transmitted is to be detected during the 64 (3 2 opt 32) periods where the modulation is "on" in liw. fig. 8 commands the commands are composed of nine bits : eight data bits and one even parity bit (total amount of "ones" is even including the parity bit). fig. 9 word n liw rm comma nd output input com m and bits function 0 0 0 0 0 0 0 1 1 login 0 0 0 1 0 0 0 1 0 write password 0 0 0 1 0 0 1 0 0 write word 0 0 0 0 1 0 1 0 0 selective read mode 1 0 0 0 0 0 0 0 1 reset first bit received parity bit
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 7 www.emmicroelectronic.com selective read mode the selective read mode is used to read other data than that defined between fwr and lwr. to enter selective read mode, the transceiver has to send during liw a receive mode pattern (rm) to turn the em4450/4550 in receive mode. then the selective read mode command is sent by the transceiver followed by the first and last addresses to be read. the fwr and lwr are then replaced by the new addresses and the chip is operating in the same way as the standard read mode. the control word is not modified by this command, and the next standard read mode operation will work with original fwr and lwr (selected area is read once and then the chip returns to standard read mode). to read words which are read protected, a login command has to be sent by the transceiver prior to the selective read command. the login command is to be used only once for all subsequent commands requiring a password. the selective read mode command is followed by a single 32-bit word containing the new first and last addresses. bits 0 to 7 correspond to the first word read and bits 8 to 15 correspond to the last word read. bits 16 to 31 have to be sent but are not used in the chip. the parities must be sent according to the word organisation as described in fig.7. note that bit 31 is transmitted first. to read the device identification or the serial number, the selective read command allows direct access to the laser programmed words. these words can also be addressed in the standard read mode by selecting the addresses accordingly. fig. 10 xx xx xx xx xx xx xx xx p3 xx xx xx xx xx xx xx xx p2 lw7 lw6 lw5 lw4 lw3 lw2 lw1 lw0 p1 fw7 fw6 fw5 fw4 fw3 fw2 fw1 fw0 p0 pc7 pc6 pc5 pc4 pc3 pc2 pc1 pc0 "0" addresses bit stream format first bit receiv ed fig. 11 reset command the reset command will return from any mode to the standard read mode. the next word out is the fwr. fig. 12 login the login command is used to access protected memory areas. this command has to be used only once to perform several password protected commands. the power-on-reset sequence and the reset command will reset the password entry, and a new login command has to be received to perform further password protected operations. upon reception of a correct password, the em4450/4550 will respond with an acknowledge pattern (ack) and then continue in standard read mode. if the login is correct then password protected operations are allowed. if the password is incorrect, a nak pattern is issued and password protected operations will not be possible (refer to write word for password data structure). fig. 13 word n liw rm selective rd addresses a ck/nak liw liw fwr liw t pp output input word n liw rm login password a ck/nak liw liw fwr liw t pp output input word n liw rm reset liw liw fwr liw t pp output input t init a ck/nak
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 8 www.emmicroelectronic.com if bit 16 of the control word is disabled (password check on/off), the login is still mandatory to modify the protection word, the control word, and the password, but not to write in the eeprom which is not write inhibited. in order to modify a write inhibited word, the protection word has to be modified first. the read protected area always requires the login to be read. if the write protection word is write protected, the write protection configuration is locked. write password when a write password command is received, the chip next expects information on the actual valid password. the chip sends back an ack pattern if the password is correct. then the chip expects the new password consisting of 32 bits + parity bit to be stored in the eeprom. the chip will respond with an ack pattern for a correct reception of data upon reception of the new password, and then will send another acknowledge pattern (ack) to announce that the data is stored in the eeprom. the read after write function has no effect on this command. if the password is wrong or the transmission is faulty, the chip will : send a nak pattern; return to the standard read mode; and, the password will remain the same. (refer to write word for password data structure). fig. 14 write word the write mode allows modification of the eeprom contents word by word. to modify address 1 (protection word) and address 2 (control word), it is mandatory to first send a login command in order to log in (like in a computer). the new written values will take effect only after performing a reset command. it is strongly recommended to check the result of modifying the contents of these addresses effecting the function of the chip. address 0 (password) cannot be modified with this command but can be changed with the write password command. addresses 3 to 31 are programmable according to the defined protections. if the password check bit is off (bit 16 of control word) and the word is not write inhibited, the selected word can be freely modified without password. if the password check bit is on and the word is not write inhibited, the selected word can be modified with a previous login. in any case, if the word is write inhibited, the protection word has to be changed before programming can occur. write to address check password bit (bit 16 / control word) write inhibit (protection word) write operation 0 x x only with write password command 1 ? 2 x off login always required 1 ? 2 x on write configuration locked 3 ? 31 off off freely programmable 3 ? 31 on off login required 3 ? 31 x on change protection word first the write word command is followed by the address and data. the address consists of a 9 bit block containing 8 data bits and 1 even parity bit. only 6 bits from the data section are used for the word addressing, and the first three bits sent must be "0". the data consists of 4 times 9 bit blocks, each block consisting of 8 data bits and 1 associated even parity bit and one additional block consisting of 8 column parity bits and "0" as stop bit (refer to fig. 7) d31 d30 d29 d28 d27 d26 d25 d24 p3 d23 d22 d21 d20 d19 d18 d17 d16 p2 d15 d14 d13 d12 .......................... d02 d01 d00 p0 pc7 pc6 pc5 pc4 pc3 pc2 pc1 pc0 "0" 0 0 a5 a4 a3 a2 a1 a0 padd address data first bit received note : a5 in write mode always "0" (addresses laser rom) fig. 15 word n liw rm write pw actual pw a ck liw liw fwr t pp output input a ck liw rm new pw a ck t wa t wee transceiver rf field "on"
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 9 www.emmicroelectronic.com after reception of the command, the address, and the data, the em4450/4550 will check the parity, the write protection status, the login status, and also if the available power from the rf field is sufficient. if all the conditions are satisfied, an acknowledge pattern (ack) will be issued afterward and the eeprom writing process will start. at the end of programming, the chip will send an acknowledge pattern (ack). if at least one of the checks fails, the chip will issue a no acknowledge pattern (nak) instead of ack and return to the standard read mode. the transceiver will keep the rf field permanently "on" during the whole writing process time. the read after write function (bit 17 of control word) controls the mode of operation following a write operation. when "on" the latest written word will be read out and output next to the ack pattern and two listen windows (liw-liw) even if the word is read protected. when "off", the ack is followed immediately by a liw-liw and fwr. the last written word is not output. if a request from the transceiver to return in receive mode (rm) is generated during the liw, another word can be written in. otherwise, the em4450/4550 will return in the standard read mode. fig. 16 word n liw ack liw liw fwr output input ack t wa t wee transceiver rf field "on" word n liw output input rm write word address data ack liw ack t wa t wee transceiver rf field "on" write 1 word write severalwords rm write word address data rm write word address data word n liw a ck liw liw last written liw liw fwr output input ack t wa t wee transceiver rf field "on" read after write function rm write word address data word n liw nack liw liw fwr output input t wa transceiver rf field "on" write not allowed or wrong transmission rm write word address data
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 10 www.emmicroelectronic.com power-on-reset (por) when the em4450/4550 with its attached coil enters an electromagnetic field, the built in ac/dc converter will supply the chip. the dc voltage is monitored and a reset signal is generated to initialise the logic. the contents of the control word and protection word will be downloaded to enable the functions (init). the power-on-reset is also provided in order to make sure that the chip will start issuing correct data. hysteresis is provided to avoid improper operation at the limit level. fig. 17 lock all / lock memory area the em4450/4550 can be converted to a read only chip or be configured to read/write and read only areas by programming the protection word. this configuration can be locked by write inhibiting the write protection word. great care should be taken in doing this operation as there is no further possibility to change the write protection word. the control word can also be protected in the same way thus freezing the operation mode. clock extractor the clock extractor will generate a system clock with a frequency corresponding to the frequency of the rf field. the system clock is used by a sequencer to generate all internal timings. data extractor the transceiver generated field will be amplitude modulated to transmit data to the em4450/4550. the data extractor demodulates the incoming signal to generate logic levels, and decodes the incoming data. modulator the data modulator is driven by the serial data output from the memory which is manchester encoded. the modulator will draw a large current from both coil terminals, thus amplitude modulating the rf field according to the memory data. ac/dc converter and voltage limiter the ac/dc converter is fully integrated on chip and will extract the power from the incident rf field. the internal dc voltage will be clamped to avoid high internal dc voltage in strong rf fields. special timings the processing pause time (t pp ), write access time (t wa ) and eeprom write time (t wee ) are timings where the em4450/4550 is executing internal operations. during these pauses, the rf field will be influenced. fig. 18 t v dd t reset v prh v prhys t init em4450 active during twa and twee, the sig nal on the coil is damped due to a hig her current consumption. 32 32 rf periods : t pp same modulation as for a normal bit 16 16 (opt64) (opt32) 64 32 (opt64) (opt32) t wa 3200 2624 (opt64) (opt32) t wee
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 11 www.emmicroelectronic.com communication from transponder to the transceiver (read mode) the em4450/4550 modulates the amplitude of the rf field to transmit data to the transceiver. data are output serially from the eeprom and manchester encoded. 1 bit 64 periods of rf field (opt64) 32 periods of rf field (opt32) coded data measured on the coil data from eeprom 32 periods (opt64) 16 periods (opt32) 1 bit 1 bit 1 bit opt64 is the chip option with a bit period corresponding to 64 periods of the rf field opt32 is the chip option with a bit period corresponding to 32 periods of the rf field fig. 19 the em4450/4550 uses different patterns to send status information to the transceiver. their structure can not be confused with a bit pattern sequence. these patterns are the listen window (liw) to inform the transceiver that data can be accepted, the acknowledge (ack) indicating proper communication and end of eeprom write, and the no acknowledge (nak) when something is wrong. the liw, due to its special structure, can be used to synchronize the transceiver during a read operation. the liw is sent before each word, and is sent twice before fwr. liw ack nak all numbers represent number of periods of rf f ield 32 32 128 64 64 32 32 96 32 64 32 32 32 32 96 32 96 32 16 16 48 16 32 16 16 16 16 48 16 48 16 16 16 64 32 32 (opt64) (opt32) (opt64) (opt32) (opt64) (opt32) opt6 4 is th e chi p o ptio n wi th a bi t per io d c or respo ndi ng to 64 p er iods of th e rf fi el d opt3 2 is th e chi p o ptio n wi th a bi t per io d c or respo ndi ng to 32 p eriods of the rf fiel d fig. 20 communication from the transceiver to the transponder (receive mode) the em4450/4550 can be switched to the receive mode only during a listen window. the transceiver is synchronized with the incoming data from the transponder and expects a liw before each word. during the phase where the chip has its modulator "on" (64/32 periods of rf [opt64/opt32] ), the transceiver has to send a bit "0". a certain phase shift in the read path of the transceiver can be accepted due to the fact that when entering receive mode, the transceiver becomes the master. at reception of the first "0", the chip immediately stops the liw sequence and then expects another bit "0" to activate the receive mode. once the em4450/4550 has received the first bit "0", the transceiver is imposing the timing for synchronisation. the em4450/4550 turns "on" its modulator at the beginning of each frame of a bit period. to send a logic "1" bit, the transceiver continues to send clocks without modulation. after half a bit period, the modulation device of the em4450/4550 is turned "off" allowing recharge of the internal supply capacitor. to send a logic "0" bit, the transceiver stops sending clocks (100% modulation) during the first half of a bit period. the transceiver must not turn "off" the field after 7/4 clocks of the bit period (opt64/opt32). the field is stopped for the remaining first half of the bit period, and then turned "on" again f or the second half of the bit period. the 32rd/16th clock (opt64/opt32) defines the end of the bit. to ensure synchronisation between the transceiver and the transponder, a logic bit set to "0" has to be transmitted at regular intervals. the rm pattern consists of two bits set to "0" thus allowing initial synchronisation. in addition, the chose n data structure contains even parity bits which will not allow more than eight consecutive bits set to logic "1" where no modulation occurs.
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 12 www.emmicroelectronic.com while the transceiver is sending data to the transponder, two different modulations will be observed on both coils. during the first half of the bit period, the em4450/4550 is switching "on" its modulation device causing a modulation of the rf field. this modulation can also be observed on the transceiver's coil. the transceiver sending a bit "0" will switch "off" the field, causing a 100% modulation being observed on the transponder coil. transceiver coil transponder coil "1" "1" "1" "0" "0" "0" 16 16 periods of rf field (opt 32): bit period data : modulation induced by the transceiver modulation induced by the transponder 16 * * recommended minimum : 7/4 periods (opt64/opt32) 16 periods of rf field (opt 64): 32 32 32 32 : 1 period opt64 is the chip option with a bit period corresponding to 64 priods of the rf field opt32 is the chip option with a bit period corresponding to 32 priods of the rf field fig. 21
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 13 www.emmicroelectronic.com package information dimensions of pcb and cid version fig. 22 fig. 23 f f g c2 c1 marking area d a b e jk front v iew top v iew r y x z symbol min typ max x8.0 y4.0 z1.0 dimensions are in mm dimensions are in mm cid package pcb package c2 c1 symbol min typ max a 8.2 8.5 8.8 b 3.8 4.0 4.2 d 5.8 6.0 6.2 e 0.38 0.5 0.62 f 1.25 1.3 1.35 g 0.3 0.4 0.5 j 0.42 0.44 0.46 k 0.115 0.127 0.139 r 0.4 0.5 0.6
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 14 www.emmicroelectronic.com chip dimensions em4450 all dimensions in m y x 1237 1511 174 420 130 730 575 pad size : 86 x 86 885 270 1112 200 889 10 1 2 3 4 5 6 7 8 9 em4550 all dimensions in m y x 1237 1824 167 585 140 189 280 430 pad size : 86 x 86 mega pad size : 200 x 400 895 740 1425 200 114 714 903 3 1 9 2 3 4 5 6 7 8 fig. 24 fig. 25 pad description pad name function 1 coil1 coil terminal 1 2 test_clk test clock input with pull-down 3 test_in test input with pull-down 4 test test mode input with pull-down 5 test_out test output 6 vdd positive internal supply voltage 7 vpos internal supply 8 vss negative internal supply voltage 9 coil2 coil terminal 2
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 15 www.emmicroelectronic.com ordering information die form this chart shows general offering; for detailed part number to order, please see the table ?standard versions? below. - circuit nb: customer version: em4450: standard p ads %%% = onl y for custom s p ecific version em4550: me g a p ads v ersion: bum p in g : a6 = manchester, 64 clocks p er bit " " ( blank ) = no bum p s ( em4450 onl y) a5 = manchester, 32 clocks p er bit e = with gold bum p s ( em4550 onl y) die form: thickness: ww = wafe r 6 = 6 mils ( 152um ) ws = sawn wafer/frame 7 = 7 mils ( 178um ) wt = stick y ta p e 11 = 11 mils ( 280um ) 27 = 27 mils ( 686um ) em4450 a6 ws 11 %%% packaged devices this chart shows general offering; for detailed part number to order, please see the table ?standard versions? below. - circuit nb: customer version: em4450: standard p ads %%% = onl y for custom s p ecific version v ersion: a6 = manchester, 64 clocks p er bit a5 = manchester, 32 clocks p er bit packa g e/card & deliver y form: ci2lb = cid pack, 2 lon g p ins ( 2.5mm ) , in ta p e ci2lc = cid pack, 2 lon g p ins ( 2.5mm ) , in bulk cb2rc = pcb packa g e, 2 p ins, in bulk ci2lc %%% em4450 a6 remarks: ? for ordering please use table of ?standard version? table below. ? for specifications of delivery form, including gold bumps, tape and bulk, as well as possible other delivery form or packages, please contact em microelectronic-marin s.a.
em4450 em4550 copyright ? 2003, em microelectronic-marin sa 16 www.emmicroelectronic.com standard versions & samples: for samples please order exclusively: part number bit coding cycle/ bit pads package delivery form em4450 a6 ci2lc manchester 64 standard cid package, 2 pins (length 2.5mm) bulk em4450 a6 cb2rc manchester 64 standard pcb package, 2 pins bulk the versions below are considered standards and should be readily available. for other versions or other delivery form, please contact em microelectronic-marin s.a. please make sure to give complete part number when ordering, without spaces between characters. part number bit coding cycle/ bit pads package/die form delivery form / bumping em4450 a5 cb2rc manchester 32 standard pcb package, 2 pins bulk em4450 a5 ci2lc manchester 32 standard cid package, 2 pins (length 2.5mm) bulk em4450 a6 cb2rc manchester 64 standard pcb package, 2 pins bulk em4450 a6 ci2lb manchester 64 standard cid package, 2 pins (length 2.5mm) tape em4450 a6 ci2lc manchester 64 standard cid package, 2 pins (length 2.5mm) bulk em4450 xx yyy-%%% manchester 32/64 standard custom custom em4550 a6 ws11e manchester 64 mega sawn wafer, 11 mils with gold bumps em4550 a6 wt11e manchester 64 mega die on sticky tape, 11 mils with gold bumps em4550 xx yyy-%%% manchester 32/64 mega custom with gold bumps product support check our web site under products/rf identification section. questions can be sent to cid@emmicroelectronic.com em microelectronic-marin sa cannot assume responsibility for use of any circuitry described other than circuitry entirely embod ied in an em microelectronic-marin sa product. em microelectronic-marin sa reserves the right to change the circuitry and specifications wit hout notice at any time. you are strongly urged to ensure that the information given has not been superseded by a more up-to-date version. ? em microelectronic-marin sa, 01/03,rev.b


▲Up To Search▲   

 
Price & Availability of EM4450A5WS7

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X