![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
never stop thinking. hys72t128001hf[n/a]?3.7?a hys72t256021hf[n/a]?3.7?a 240-pin fully-buffered ddr2 sdram modules ddr2 sdram fb-dimm sdram rohs compliant green product high-speed differential point-to-point link interface at 1.5 v data sheet, rev. 1.10, nov. 2005 memory products
edition 2005-11 published by infineon technologies ag, st.-martin-strasse 53, 81669 mnchen, germany ? infineon technologies ag 2005. all rights reserved. attention please! the information herein is given to describe certain co mponents and shall not be considered as a guarantee of characteristics. terms of delivery and rights to technical change reserved. we hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. information for further information on technology , delivery terms and conditions and prices please contact your nearest infineon technologies office ( www.infineon.com ). warnings due to technical requirements components may contain da ngerous substances. for information on the types in question please contact your nearest infineon technologies office. infineon technologies components may only be used in life-support devices or systems with the express written approval of infineon technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safe ty or effectiveness of that device or system. life support devices or systems are intended to be implanted in the hu man body, or to support an d/or maintain and sustain and/or protect human life. if they fail, it is reasonable to assume that the health of the user or other persons may be endangered. template: mp_a4_s_rev321 / 3 / 2005-10-05 hys72t128001hf[n/a]?3.7?a hys72t256021hf[n/a]?3.7?a revision history: 2005-11, rev. 1.10 previous version: 1.01 page subjects (major cha nges since last revision) 7 updated table 1 ?performance for ddr2-533? on page 7 8 updated table 2 ?ordering information (pb-free components and assembly)? on page 8 8 added table 3 ?address format? on page 8 8 added table 4 ?components on modules? on page 8 23 updated table 6 ?electrical characteristics? on page 23 51 updated ?spd codes? on page 51 62 updated figure 18 ?package outline l-dim-240-21? on page 62 63 updated figure 19 ?package outline l-dim-240-22? on page 63 we listen to your comments any information within this do cument that you feel is wrong, unclear or missing at all? your feedback will help us to continuous ly improve the qualit y of this document. please send us your proposal (including a reference to this document) to: techdoc.mp@infineon.com data sheet 4 rev. 1.10, 2005-11 02182005-fiin-vwua hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram table of contents 1 overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 1.1 features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 1.2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 2 pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 3 fb-dimm input/output functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4 block diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 5 jedec . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 5.1 advanced memory buffer overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 5.2 advanced memory buffer functionality . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 5.3 interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 5.4 high-speed differential point-to -point link (at 1.5 v) interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 1 5.4.1 ddr2 channel . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.4.2 smbus slave interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.4.3 channel latency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.4.4 peak theoretical channel throughput . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 5.5 hot-add . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 5.6 hot-remove . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 5.7 hot-replace . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 6 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 6.1 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 7 high-speed differential point-to-point link interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7.1 differential signaling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7.1.1 transition density in transmitted signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.1.2 jitter and bit error rate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.1.3 de-emphasis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.1.4 electrical idle (ei) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 7.1.5 reference clock . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 7.2 high speed serial link reference clocks (sck, sck) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 7.3 spread spectrum clocking (ssc) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 7.4 reference clock input specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 7.5 differential transmitter output specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 7.6 differential receiver input specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 7.6.1 receiver input compliance eye specification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 8 channel initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 8.1 reset signal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 8.1.1 inband control ?signals? . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 8.2 channel initialization sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 8.2.1 firmware transition control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 8.2.2 amb internal state variables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 8.2.3 disable state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 8.2.4 training state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 8.2.5 testing state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 8.2.6 polling state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 8.2.7 config state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 9 channel protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1 southbound frames . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 table of contents data sheet 5 rev. 1.10, 2005-11 02182005-fiin-vwua hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram table of contents 9.1.1 normal southbound frames . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1.2 fail-over southbound frames . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1.3 command frame format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1.3.1 command frame with data format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1.3.2 command+wdata frame format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1.4 southbound commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1.4.1 dram commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 9.1.4.2 channel commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 9.1.4.3 cke control commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 9.1.4.4 soft channel reset command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 9.1.4.5 sync command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 9.1.4.6 nop frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 9.1.4.7 command delivery timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 9.1.4.8 concurrent command delivery rules . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 9.1.4.9 command encoding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 9.2 northbound crc m odes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 9.2.1 northbound idle frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 9.2.2 northbound alert frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 9.2.3 northbound data frames . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 9.2.3.1 14-bit lane northbound data frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 9.2.3.2 13-bit lane fail-over northbound data frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 9.2.3.3 13-bit lane northbound data frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 9.2.3.4 13-bit lane fail-over northbound data frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 9.2.3.5 12-bit lane northbound data frame (non-ecc mode) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 9.2.3.6 northbound register data frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 9.2.3.7 northbound status frame . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 9.3 dram memory timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 9.3.1 read timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 9.3.2 write timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 9.3.2.1 write data fifo . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 9.3.3 simultaneous read and write data transfers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 9.3.4 dram bus segment restrictions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 10 reliability, availabili ty and serv iceability . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 10.1 overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 10.2 example error flows . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 10.2.1 command error flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 10.2.2 write data error flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 10.2.3 read error flow . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 10.3 overview of error protection, detection, correction, and logging . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 10.4 error protection and detection methods . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 10.4.1 crc logic used on normal southbound fr ames . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 10.4.2 fail-over southbound frames . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 10.4.3 write and read data ecc error protec tion . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 10.5 southbound error handling at the amb . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 10.5.1 exiting command error state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 10.6 northbound error handling at the amb . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 10.7 error logging . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 10.8 fail-over mode operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 10.8.1 fail-over mode operation on southbound lanes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 10.8.2 fail-over mode operation on northbound lanes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 10.9 amb pass-through functionality . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram table of contents data sheet 6 rev. 1.10, 2005-11 02182005-fiin-vwua 10.10 memory initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 10.11 thermal trip sensor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 11 spd codes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 12 package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 13 ddr2 nomencature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 data sheet 7 rev. 1.10, 2005-11 02182005-fiin-vwua hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram overview 1overview this chapter describes the main c haracteristics of the 240-pin fully -buffered ddr2 sdram modules product family. 1.1 features ? 240-pin fully-buffered ecc dual-in-line ddr2 sdram module for pc, workstation and server main memo ry applications. ? one rank 128mb x 72 and two ranks 256mb x 72 memory array. ? jedec standard double data rate 2 synchronous drams (ddr2 sdrams) with 1.8 v ( 0.1 v) power supply. ? built with 1gb ddr2 sdra ms in 68-ball chipsize packages. ? re-drive and re-sync of all address, command, clock and data signals using amb (advanced memory buffer). ? high-speed differential point-to-point link interface at 1.5 v (jedec standard pending). ? host interface and amb component industry standard compliant. ? supports smbus protocol interface for access to the amb configuration registers. ? detects errors on the channel and reports them to the host memory controller. ? automatic ddr2 dram bus calibration. ? automatic channel calibration. ? full host control of the ddr2 drams. ? over-temperature detection and alert. ? hot add-on and hot remove capability. ? mbist and ibist test functions. ? transparent mode for dram test support. ? low profile: 133.35mm x 30,35mm ? 240 pin gold plated card connector with 1.00mm contact centers (jedec standard pending). ? based on jedec standard reference card designs (jedec standard pending). ? spd (serial presence detect) with 256 byte serial e 2 prom.performance: ? rohs compliant products 1) 1.2 description this document describes the electrical and mechanical features of infineon?s 240- pin, pc2-4200f ecc type, fully buffered double-data-rate two synchronous dram dual in-line memo ry modules (ddr2 sdram fb-dimms). fully buffer ed dimms use commodity drams isolated from the memory channel behind a buffer on the dimm. they are intended for use as main memory when installed in systems such as servers and workstations. pc2-4200 refers to the dimm naming convention indicating t he ddr2 sdrams running at 1) rohs compliant product: restriction of the use of certain hazardous substances (rohs) in electrical and electronic equipment as defined in the directive 2 002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include mercury, lead, cadmiu m, hexavalent chromium, po lybrominated biphenyls and polybrominated biphenyl ethers. table 1 performanc e for ddr2-533 product type speed code ?3.7 units speed grade pc2?4200 4?4?4 ? max. clock frequency @cl5 f ck5 266 mhz @cl4 f ck4 266 mhz @cl3 f ck3 200 mhz min. ras-cas-delay t rcd 15 ns min. row precharge time t rp 15 ns min. row active time t ras 45 ns min. row cycle time t rc 60 ns hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram overview data sheet 8 rev. 1.10, 2005-11 02182005-fiin-vwua 266 mhz clock speed and offering 4200 mb/s peak bandwidth. fb-dimm features a novel architecture including the advanced memory buffer. this single chip component, located in the center of each dimm, acts as a repeater and buffer for all signals and commands which are exchanged between the host controller and the ddr2 sdrams including data in- and output. the amb communicates with the host controller and / or the adjacent dimms on a system board using an industry standard high-speed differential point- to-point link interface at 1.5 v. the advanced memory buffer also allows buffering of memory traffic to support la rge memory capacities. all memory control for the dr am resides in the host, including memory request initiation, timing, refresh, scrubbing, sparing, configuration access, and power management. the advanced memory buffer interface is responsible for handling channel and memory requests to and from the local dimm and for forwarding requests to other dimms on the memory channel. fully buffered dimm provides a high memory bandwidth, large capacity channel soluti on that has a narrow host interface. the maximum memory capacity is 288 ddr2 sdram devices per channel or 8 dimms. table 2 ordering information (pb-free components and assembly) type & partnumber 1) 1) all product types end with a place code, designating the s ilicon die revision. example: hys 72t64000hf-3.7-a, indicating rev. a dice are used for ddr2 sdram components. to learn more on infineon ddr2 module and component nomenclature see section 8 of this datasheet. compliance code 2) 2) the compliance code is printed on the module label and descr ibes the speed grade, e.g. ?pc2-4200f-444-10-c?, where 4200f means fully buffered dimm with 4.26 gb/sec module bandwidth and ?444-10? means cas latency = 4, t rcd latency = 4 and t rp latency = 4 using jedec spd revision 1.0 and assembled on raw card ?c?. description sdram technology pc2-4200f (ddr2-533): hys72t128001hfn?3.7?a pc2-4200f?444?10?a one rank 1 gb fb?dimm 1gbit (x8) hys72t128001hfa?3.7?a pc2-4200f?444?10?a one rank 1 gb fb?dimm 1gbit (x8) hys72t256021hfn?3.7?a pc2-4200f?444?10?b two ranks 2 gb fb?dimm 1gbit (x8) hys72t256021hfa?3.7?a pc2-4200f?444?10?b two ranks 2 gb fb?dimm 1gbit (x8) table 3 address format dimm density module organization memory ranks ecc/ non-ecc # of sdrams # of row/bank/columns bits raw card 1 gb 128m 72 1 ecc 9 14/3/10 a 2 gb 256m 72 2 ecc 18 14/3/10 b table 4 components on modules 1) 1) for a detailed description of all functi onalities of the dram components on th ese modules see the component datasheet. product type dram components 2) 2) green product dram density dram organisation hys72t128001hf hyb18t1g800af 1 gbit 128m 8 hys72t256021hf hyb18t1g800af 1 gbit 128m 8 data sheet 9 rev. 1.10, 2005-11 02182005-fiin-vwua hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram pin configuration 2 pin configuration the pin configuration of the ddr2 s dram dimm is listed by function in table 5 (240 pins). the abbreviations used in columns pin and buffer type are explained in table 7 and table 6 respectively. the pin numbering is depicted in figure 1 . table 5 pin configuration of fb-dimm pin# name pin type buffer type function clock signals 228 sck i hsdl_15 system clock input, positive line 229 sck i hsdl_15 system clock input, negative line control signals 17 reset i lv-cmos amb reset signal northbound 22 pn0 o hsdl_15 primary northbound data, positive lines 25 pn1 o hsdl_15 28 pn2 o hsdl_15 31 pn3 o hsdl_15 34 pn4 o hsdl_15 37 pn5 o hsdl_15 51 pn6 o hsdl_15 54 pn7 o hsdl_15 57 pn8 o hsdl_15 60 pn9 o hsdl_15 63 pn10 o hsdl_15 66 pn11 o hsdl_15 48 pn12 o hsdl_15 40 pn13 o hsdl_15 23 pn0 o hsdl_15 primary northbound data, negative lines 26 pn1 o hsdl_15 29 pn2 o hsdl_15 32 pn3 o hsdl_15 35 pn4 o hsdl_15 38 pn5 o hsdl_15 52 pn6 o hsdl_15 55 pn7 o hsdl_15 58 pn8 o hsdl_15 61 pn9 o hsdl_15 64 pn10 o hsdl_15 67 pn11 o hsdl_15 49 pn12 o hsdl_15 41 pn13 o hsdl_15 hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram pin configuration data sheet 10 rev. 1.10, 2005-11 02182005-fiin-vwua 142 sn0 i hsdl_15 secondary northbound data, positive lines 145 sn1 i hsdl_15 148 sn2 i hsdl_15 151 sn3 i hsdl_15 154 sn4 i hsdl_15 157 sn5 i hsdl_15 171 sn6 i hsdl_15 174 sn7 i hsdl_15 secondary northbound data, positive lines 177 sn8 i hsdl_15 180 sn9 i hsdl_15 183 sn10 i hsdl_15 186 sn11 i hsdl_15 168 sn12 i hsdl_15 160 sn13 i hsdl_15 143 sn0 i hsdl_15 secondary northbound data, negative lines 146 sn1 i hsdl_15 149 sn2 i hsdl_15 152 sn3 i hsdl_15 155 sn4 i hsdl_15 158 sn5 i hsdl_15 172 sn6 i hsdl_15 175 sn7 i hsdl_15 178 sn8 i hsdl_15 181 sn9 i hsdl_15 184 sn10 i hsdl_15 187 sn11 i hsdl_15 169 sn12 i hsdl_15 161 sn13 i hsdl_15 southbound 70 ps0 i hsdl_15 primary southbound data, positive lines 73 ps1 i hsdl_15 76 ps2 i hsdl_15 79 ps3 i hsdl_15 82 ps4 i hsdl_15 93 ps5 i hsdl_15 96 ps6 i hsdl_15 99 ps7 i hsdl_15 102 ps8 i hsdl_15 90 ps9 i hsdl_15 table 5 pin configuration of fb-dimm (cont?d) pin# name pin type buffer type function data sheet 11 rev. 1.10, 2005-11 02182005-fiin-vwua hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram pin configuration 71 ps0 i hsdl_15 primary southbound data, negative lines 74 ps1 i hsdl_15 77 ps2 i hsdl_15 80 ps3 i hsdl_15 83 ps4 i hsdl_15 94 ps5 i hsdl_15 97 ps6 i hsdl_15 100 ps7 i hsdl_15 103 ps8 i hsdl_15 91 ps9 i hsdl_15 190 ss0 o hsdl_15 secondary southbound data, positive lines 193 ss1 o hsdl_15 196 ss2 o hsdl_15 199 ss3 o hsdl_15 202 ss4 o hsdl_15 213 ss5 o hsdl_15 secondary southbound data, positive lines 216 ss6 o hsdl_15 219 ss7 o hsdl_15 222 ss8 o hsdl_15 210 ss9 o hsdl_15 191 ss0 o hsdl_15 secondary southbound data, negative lines 194 ss1 o hsdl_15 197 ss2 o hsdl_15 200 ss3 o hsdl_15 203 ss4 o hsdl_15 214 ss5 o hsdl_15 217 ss6 o hsdl_15 220 ss7 o hsdl_15 223 ss8 o hsdl_15 211 ss9 o hsdl_15 eeprom 120 scl i cmos serial bus clock 119 sda i/o od serial bus data 239 sa0 i cmos serial address select bus 2:0 240 sa1 i cmos 118 sa2 i cmos power supplies 238 v ddspd pwr ? eeprom power supply 9,10,12,13,129,130,132,133 v cc pwr ? amb core power / channel interface power table 5 pin configuration of fb-dimm (cont?d) pin# name pin type buffer type function hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram pin configuration data sheet 12 rev. 1.10, 2005-11 02182005-fiin-vwua 15,117,135,237 v tt pwr ? address/command/clock termination power 1,2,3,5,6,7,108, 109,111,112,113, 115,116,121,122,123,125,126, 127,231,232,233,235,236 v dd pwr ? power supply 4,8,11,14,18,21, 24,27,30,33,36, 39,42,43,46,47,50 ,53,56,59,62, 65,68,69,72,75,78 ,81,84,85,88, 89,92,95,98,101,104,107,110, 114,124,128,131,134,138,141, 144,147,150,153,156,159,162, 163,166,167,170,173,176,179, 182,185,188,189,192,195,198, 201,204,205,208,209,212,215, 218,221,224,227,230,234 v ss gnd ? ground plane other pins 19,20,44,45,86, 87,105,106,139, 140,164,165,206,207,225,226 nc nc ? not connected pins not connected on infineon fb- dimm?s 136 vid0 ? ? voltage id note: these pins must be unconnected for ddr2-based fully buffered dimms vid[0] is v dd value: open = 1.8 v, gnd = 1.5 v; vid[1] is v cc value: open = 1.5 v, gnd = 1.2 v 16 vid1 ? ? 137 test ai ? vref note: pin must be unconnected for normal operation table 6 abbreviations for buffer type abbreviation description hsdl_15 high-speed differential point-to -point link interface at 1.5 v lv-cmos low voltage cmos cmos cmos levels od open drain. the corresponding pin ha s 2 operational states, active low and tristate, and allows multiple devices to share as a wire-or. table 5 pin configuration of fb-dimm (cont?d) pin# name pin type buffer type function data sheet 13 rev. 1.10, 2005-11 02182005-fiin-vwua hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram pin configuration table 7 abbreviations for pin type abbreviation description i standard input-only pin. digital levels. o output. digital levels. i/o i/o is a bidirectional input/output signal. ai input. analog levels. pwr power gnd ground nu not usable nc not connected hys72t[128/256]0[01/ 21]hf[n/a]?3.7 1-gbit ddr2 sdram pin configuration data sheet 14 rev. 1.10, 2005-11 02182005-fiin-vwua figure 1 pin configuration for fbdimm (240 pin) 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 6 $ $ 6 $ $ 6 $ $ 6 $ $ 6 # # 6 3 3 6 # # 6 4 4 2 % 3 % 4 . # 6 $ $ 6 3 3 6 $ $ 6 3 3 6 # # 6 # # 6 3 3 6 ) $ 6 3 3 . # 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 . 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 . # 6 3 3 0 . 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 0 3 6 3 3 0 3 0 3 6 3 3 0 3 0 3 6 3 3 . # 6 3 3 0 3 6 3 3 0 3 0 3 6 3 3 0 3 0 3 6 3 3 . # 6 $ $ 6 3 3 6 $ $ 6 3 3 6 $ $ 3 ! 3 # , 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 0 . 6 3 3 . # 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 0 . 0 . 6 3 3 0 . 6 3 3 0 3 0 3 6 3 3 0 3 0 3 6 3 3 0 3 6 3 3 . # 6 3 3 0 3 0 3 6 3 3 0 3 0 3 6 3 3 0 3 . # 6 3 3 6 $ $ 6 $ $ 6 $ $ 6 $ $ 6 4 4 3 $ ! 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 6 $ $ 6 $ $ 6 $ $ 6 $ $ 6 # # 6 3 3 6 # # 6 4 4 4 % 3 4 . # 6 $ $ 6 3 3 6 $ $ 6 3 3 6 # # 6 # # 6 3 3 6 ) $ 6 3 3 . # 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 3 . 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 . # 6 3 3 3 . 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 3 3 6 3 3 3 3 3 3 6 3 3 3 3 3 3 6 3 3 . # 6 3 3 3 3 6 3 3 3 3 3 3 6 3 3 3 3 3 3 6 3 3 . # 3 # + 6 3 3 6 $ $ 6 3 3 6 $ $ 6 $ $ 3 0 $ 3 ! 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 0 i n 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 3 . 6 3 3 . # 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 3 . 3 . 6 3 3 3 . 6 3 3 3 3 3 3 6 3 3 3 3 3 3 6 3 3 3 3 6 3 3 . # 6 3 3 3 3 3 3 6 3 3 3 3 3 3 6 3 3 3 3 . # 6 3 3 3 # + 6 $ $ 6 $ $ 6 $ $ 6 4 4 3 ! & |