![]() |
|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
hyb18h256321af?12/14/16 hyb18h256321afl14/16/20 256-mbit x32 gddr3 dram rohs compliant data sheet, rev. 1.03, dec. 2005 memory products
edition 2005-12 published by infineon technologies ag, st.-martin-strasse 53, 81669 mnchen, germany ? infineon technologies ag 2005. all rights reserved. attention please! the information herein is given to describe certain co mponents and shall not be considered as a guarantee of characteristics. terms of delivery and rights to technical change reserved. we hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. information for further information on technology , delivery terms and conditions and prices please contact your nearest infineon technologies office ( www.infineon.com ). warnings due to technical requirements components may contain da ngerous substances. for information on the types in question please contact your nearest infineon technologies office. under no circumstances may the infineon technologies produ ct as referred to in this data sheet be used in 1. any applications that are inte nded for military usage (including but not limited to weaponry), or 2. any applications, devices or systems which are safety cr itical or serve the purpose of supporting, maintaining, sustaining or protecting human life (such applications, devices and systems collectively referred to as "critical systems"), if a) a failure of the infineon technologies product can re asonable be expected to - directly or indirectly - (i) have a detrimental effect on such critical systems in terms of reli ability, effectivenes s or safety; or (ii) cause the failure of such critical systems; or b) a failure or malfunction of such cr itical systems can reaso nably be expected to - directly or indirectly - (i) endanger the health or the life of the user of such critical systems or any other person; or (ii) otherwise cause material damages (including but not limited to death, bodily injury or significant damages to property, whether tangible or intangible). data sheet 3 rev. 1.03, 2005-12 06302005-ses0-fm0m hyb18h256321af[l] 256-mbit gddr3 hyb18h256321af?12/14/16 , hyb18h256321afl14/16/20 revision history: rev. 1.03 2005-12 page subjects (major changes since last revision) 87,88 table 35 and table 36 : change all i dd values ( 91-95 table 38 and table 39 : change t rc = t ras + t rp previous revision 1.02 10,12,18,34 and 81 editorial changes: see change list 15 figure 2 : added sen pin 88 table 35 and table 36 : added idd values, (idd5b and idd7 are different from hyb18h512xxx. we listen to your comments any information within this do cument that you feel is wro ng, unclear or missing at all? your feedback will help us to continuous ly improve the qualit y of this document. please send your proposal (including a reference to this document) to: techdoc.mp@infineon.com hyb18h256321af[l] 256-mbit gddr3 data sheet 4 rev. 1.03, 2005-12 06302005-ses0-fm0m 1 overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 1.1 features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9 1.2 description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2 pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 2.1 ball definition and description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 2.2 mirror function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 2.3 functional block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 2.4 commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 2.4.1 command table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 2.4.2 description of commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 2.5 state diagram and truth tables . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 2.5.1 state diagram for one activated bank . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 2.5.2 function truth table for more than one activated bank . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 2.6 function truth table for cke . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 3 boundary scan . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.1 general description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.2 disabling the scan feature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.3 scan initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 3.3.1 scan initialization for stand-alone mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 3.3.2 scan initialization in regular sgram operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 3.3.3 scan exit sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 4 functional description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 4.1 initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 4.2 programmable impedance output drivers and active terminations . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 4.2.1 gddr3 io driver and termination . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 4.2.2 self calibration for driver and termination . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 4.2.3 dynamic switching of dq terminations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 4.2.4 output impedance and termination dc electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . 36 4.3 extended mode register set command (emrs) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 4.3.1 dll enable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 4.3.2 wr . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 4.3.3 termination rtt . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 4.3.4 output driver impedance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 4.3.5 low power . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 4.3.6 vendor code and revision identification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 4.4 mode register set command (mrs) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 4.4.1 burst length . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 4.4.2 burst type . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 4.4.3 cas latency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 4.4.4 write latency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 4.4.5 test mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 4.4.6 dll reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 4.5 bank / row activation (act) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 4.6 writes (wr) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 4.6.1 write - basic information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 4.6.2 write - basic sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 4.6.3 write - consecutive bursts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 4.6.3.1 gapless bursts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 4.6.3.2 bursts with gaps . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 4.6.4 write with autoprecharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 4.6.5 write followed by read . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 4.6.6 write followed by dterdis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 table of contents hyb18h256321af[l] 256-mbit gddr3 data sheet 5 rev. 1.03, 2005-12 06302005-ses0-fm0m 4.6.7 write with autoprecharge followed by read / read with autoprecharge . . . . . . . . . . . . . . . . . . . . 52 4.6.8 write followed by precharge on same bank. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 4.7 reads (rd) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 4.7.1 read - basic information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 4.7.2 read - basic sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 4.7.3 consecutive read bursts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 4.7.3.1 gapless bursts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 4.7.4 bursts with gaps . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 4.7.5 read followed by dterdis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 4.7.6 read with autoprecharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 4.7.7 read followed by write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 4.7.8 read followed by precharge on the same bank . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 4.8 data termination disable (dterdis) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 4.8.1 dterdis followed by dterdis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 4.8.2 dterdis followed by read . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 4.8.3 dterdis followed by write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 66 4.9 precharge (pre/preall) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67 4.10 auto refresh command (aref) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 4.11 self-refresh . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 4.11.1 self-refresh entry (srefen) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 4.12 self-refresh exit (srefex) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 4.13 power-down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 4.14 dll off mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 4.14.1 frequency range in dll off mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 4.14.2 initialization in dll off mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 4.14.3 writes (wr) in dll off mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74 4.14.4 reads (rd) in dll off mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 4.14.5 self refresh in dll off mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78 5 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 5.1 absolute maximum ratings and operation conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 5.2 dc operation conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 5.2.1 recommended power & dc operation conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 5.3 dc & ac logic input levels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 5.4 differential clock dc and ac levels . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 5.5 output test conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 5.6 pin capacitances . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 5.7 driver current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 5.7.1 driver iv characteristics at 40 ohms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 5.7.2 termination iv characteristic at 60 ohms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 5.8 termination iv characteristic at 120 ohms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 5.9 termination iv characteristic at 240 ohms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 5.10 operating currents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 5.10.1 operating current ratings (hyb18h256321af?12/14/16) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 5.10.2 operating current ratings (hyb18h256321afl14/16/20) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 5.11 operating current measurement conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 5.12 ac timings (hyb18h256321af?12/14/16) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 5.13 ac timings (hyb18h256321afl14/16/20) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 6 package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 6.1 package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 6.2 package thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 data sheet 6 rev. 1.03, 2005-12 hyb18h256321af[l] 256-mbit gddr3 figure 1 ballout 256-mbit graphics ram [top view, mf = low] . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 figure 2 functional block diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 figure 3 state diagram for one bank . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 figure 4 internal block diagram (reference only) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 figure 5 scan capture timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 figure 6 scan shift timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 figure 7 scan initialization for stand-alone mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 figure 8 scan initialization sequence within regular sgram mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 figure 9 boundary scan exit sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 figure 10 power up sequence. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 figure 11 output driver simplified schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 figure 12 termination update keep out time after autorefresh command . . . . . . . . . . . . . . . . . . . . . . . . . . 34 figure 13 self calibration of pmos and nmos legs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 figure 14 odt disable timing during a read command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 figure 16 extended mode register bitmap . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 figure 17 extended mode register set timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 figure 18 timing of vendor code and revision id generation on dq[7:0] . . . . . . . . . . . . . . . . . . . . . . . . . . 39 figure 20 mode register bitmap . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 figure 21 mode register set timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 23 bank activating timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 figure 24 clock, cke and command/address timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 figure 26 basic write burst / dm timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 figure 27 write basic sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 figure 28 gapless write bursts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 figure 29 consecutive write bursts with gaps . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 figure 30 write with autoprecharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 figure 31 write followed by read. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 figure 32 write command followed by dterdis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 figure 33 write with autoprecharge followed by read or read with autoprecharge on another bank. . . . . . 52 figure 34 write followed by precharge on same bank. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 figure 36 basic read burst timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 figure 37 read burst . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 figure 38 gapless consecutive read bursts . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 figure 39 consecutive read bursts with gaps . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 figure 40 read command followed by dterdis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 figure 41 read with autoprecharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 figure 42 read followed by write. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 figure 43 read followed by precharge on the same bank . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62 figure 45 dterdis timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 figure 46 dterdis command followed by dterdis. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64 figure 47 dterdis command followed by read . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65 figure 48 dterdis command followed by write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 66 figure 50 precharge timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 68 figure 52 auto refresh cycle. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 figure 53 self-refresh entry command. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 figure 54 self refresh entry. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 70 figure 56 self refresh exit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 figure 58 power-down mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 figure 59 dll off: power up sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 figure 60 dll off: write followed by read . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74 figure 61 write followed by precharge. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 figure 62 dll off: read burst . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 figure 63 dll off: read followed by write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77 list of figures data sheet 7 rev. 1.03, 2005-12 hyb18h256321af[l] 256-mbit gddr3 figure 64 output test circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 figure 65 40 ohm driver pull-down and pull-up characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 figure 66 60 ohm active termination characteristic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 figure 67 120 ohm active termination characteristic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 figure 68 240 ohm active termination characteristic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 figure 69 pg-tfbga 136 package (11mm x 14mm). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 96 data sheet 8 rev. 1.03, 2005-12 hyb18h256321af[l] 256-mbit gddr3 table 1 ordering information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 table 2 ball description. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 table 3 ball assignment with mirror . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 4 command overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 table 5 description of commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 table 6 minimum delay from rd/a and wr/a to any other command (to another bank) with concurrent autoprecharge 19 table 7 function truth table i. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 table 8 function truth table ii (cke table). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 table 9 boundary scan exit) order. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 table 10 scan pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 table 11 scan dc electrical characteristics and operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 table 12 scan ac electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 table 13 scan ac electrical parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 table 14 range of external resistance zq . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 table 15 termination types and activation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 table 16 number of legs used for terminator and driver self calibration. . . . . . . . . . . . . . . . . . . . . . . . . . 35 table 17 dc electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 table 18 revision id and vendor code . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 table 19 burst definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 table 20 mapping of wdqs and dm signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 table 21 ba1 and ba0 precharge bank selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67 table 22 dll off: general timing parameter for hyb18h256321afl14/16/20 . . . . . . . . . . . . . . . . . . . . . . 73 table 23 general timing parameter for hyb18h256321afl14/16/20. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74 table 24 read timing parameter for hyb18h256321afl14/16/20. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 table 25 self refresh exit timing parameter for hyb18h256321afl14/16/20. . . . . . . . . . . . . . . . . . . . . . 78 table 26 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79 table 27 power & dc operation conditions.(0 c t c 85 c) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80 table 28 dc & ac logic input levels (0 c t c 85 c) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 81 table 29 differential clock dc an d ac input conditions (0 c t c 85 c) . . . . . . . . . . . . . . . . . . . . . . . . 81 table 30 pin capacitances (vddq = 1.8v, ta = 25c, f= 1mhz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 table 31 programmed driver iv characteristics at 40 ohm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83 table 32 programmed terminator characteristics at 60 ohm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 84 table 33 programmed terminator characteristics of 120 ohm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 table 34 programmed terminator characteristic at 240 ohm . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86 table 35 operating current ratings (0 c t c 85 c) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87 table 36 operating current ratings (0 c t c 85 c) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88 table 37 operating current measurement conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 table 38 timing parameters (hyb18h256321af?12/14/16) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 table 39 timing parameters (hyb18h256321afl14/16/20) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 table 40 pg-tfbga 136 package thermal resistances. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97 list of tables data sheet 9 rev. 1.03, 2005-12 06302005-ses0-fm0m 256-mbit x32 gddr3 dram hyb18h256321af[l] hyb18h256321af?12/14/16 hyb18h256321afl14/16/20 1overview 1.1 features ? 2.0 v v ddq io voltage (hyb18h256321af?12/14/16) ? 2.0 v v dd core voltage (hyb18h256321af?12/14/16) ? 1.8 v v ddq io voltage (hyb18h256321afl14/16/20) ? 1.8 v v dd core voltage (hyb18h256321afl14/16/20) ? organization: 2048k 32 4 banks ? 4096 rows and 512 columns (128 burst start locations) per bank ? differential clock in puts (clk and clk ) ? cas latencies of 7 8, 9, 10, 11 ? write latencies of 3, 4 ? burst sequence with length of 4, 8. ? 4n pre fetch ? short ras to cas timing for writes ? t ras lockout support ? t wr programmable for writes with auto-precharge ? data mask for write commands ? single ended read strobe (rdqs) per byte. rdqs edge-aligned with read data ? single ended write strobe (wdqs) per by te. wdqs center-aligned with write data ? dll aligns rdqs and dq transitions with clock ? programmable io interface including on chip termination (odt) ? autoprecharge option with concurrent auto precharge support ? 4k refresh (32ms) ? autorefresh and self refresh ? pg-tfbga 136 package (11mm 14mm) ? calibrated output drive. active termination support ? rohs compliant product 1) 1)rohs compliant product: restriction of the use of certain hazardous substances (rohs) in electrical and electronic equipment as defined in the directive 2002/95/ec issued by the european parliament and of the council of 27 january 2003. these substances include mercur y, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominat ed biphenyl ethers. hyb18h256321af[l] 256-mbit gddr3 overview data sheet 10 rev. 1.03, 2005-12 06302005-ses0-fm0m 1.2 description the infineon 256-mbit x32 gddr3 dram is a high speed memory device, designed for high bandwidth intensive applications like pc graphics systems. the chip?s 4 bank architecture is optimized for high speed. hyb18h256321af[l] uses a double data rate interface and a 4 n -pre fetch architecture. the gddr3 interface transfers two 32 bit wide data words per clock cycl e to/from the i/o pins. corresponding to the 4 n -pre fetch a single write or read access consists of a 128 bit wide, one-clock-cycle data transfer at the internal memory core and four corresponding 32 bit wide, one-half-clock-cycle data transfers at the i/o pins. single-ended unidirectional read and write data strobes are transmitted simultaneously with read and write data respectively in order to capture data properly at the re ceivers of both the graphics sdram and the controller. data strobes are organized per byte of the 32 bit wide interface. for read commands the rdqs are edge-aligned with data, and the wdqs are center-aligned with data for write commands. the hyb18h256321af[l] operates from a differential clock (clk and clk ). commands (addresses and control signals) are registered at ever y positive edge of clk. input data is regi stered on both edges of wdqs, and output data is referenced to both edges of rdqs. in this document references to ?the positive edge of cl k? imply the crossing of the positive edge of clk and the negative edge of clk . similarly, the ?negative edge of clk? refers to the crossing of the negative edge of clk and the positive edge of clk . references to rdqs are to be interp reted as any or all rdqs<3:0>. wdqs, dm and dq should be interpre ted in a similar fashion. read and write accesses to the hyb18h256321af[l] are burst oriented. the burst length is fixed to 4 and 8 and the two least significant bits of the bu rst address are ?don?t care? and internally set to low. accesses begin with the registration of an activate command, which is then followed by a read or write command. the address bits registered coincident with the activate command ar e used to select the bank and the row to be accessed. the address bits registered coincident with the read or write command are used to select the bank and the column location for the burst access. each of the 4 banks consists of 4096 row locations and 512 column locations. an auto precharge function can be combined with read and write to provide a self-timed row precharge that is initiated at the end of the burst access. the pi pe lined, multibank architectu re of the hyb18h256321af[l] allows for concurrent operation, thereby providing high ef fective bandwidth by hiding row precharge and activation time. the ?on die termination? interface (odt) is optimized for high frequency digital data transfers and is internally controlled. the termination resistor value can be set using an external zq resistor or disabled through the extended mode register. the output driver impedance can be set using the extended mode register. it can either be set to zq / 6 (auto calibration) or to 35, 40 or 45 ohms. auto refresh and power down with self refresh operations are supported. a standard jedec pg-tfbga 136 package is used which enables ultra high speed data transfer rates and a simple upgrade path from former ddr graphics sdram products. table 1 ordering information part number 1) 1) hyb: designator for memory components 18h: v ddq = 1.8 v 256: 256-mbit density 32: organization a: product revision f: lead- and halogen-free l: low power product organisation clock (mhz) package hyb18h256321af?12/14/16 32 800/700/600 pg-tfbga 136 hyb18h256321afl14/16/20 700/600/500 data sheet 11 rev. 1.03, 2005-12 06302005-ses0-fm0m hyb18h256321af[l] 256-mbit gddr3 pin configuration 2 pin configuration figure 1 ballout 256-mbit graphics ram [top view, mf = low] cke v dd v ss ba0 ck a9 a11 dm2 dq24 dq25 v ssq dm0 dq4 dq6 dq5 dq17 v ref v ssq v ddq v ssq v ss a1 rfu a10 a7 a2 a5 v ss rdqs0 dq3 dq7 v ss 123 ba1 dq12 dq9 mf v dd 7 dm1 dq0 v ssq v ddq v ss v dd 8 v ddq v ddq dq8 dq11 dq15 dq13 9 4 5 6 10 11 12 zq dq1 v ddq dq2 v ddq v ssq wdqs0 v ssq v ddq v ddq v dd v ss v ssq rfu v ddq v dd a0 a4 v dd dq27 a3 v ddq dq26 dm3 v ddq v ssq wdqs3 rdqs3 v ssq v ddq dq28 dq29 v ddq v ssq dq30 dq31 v ssq v ddq v dd v ss sen v ssq v ddq dq10 v ddq v ssq rdqs1 wdqs1 v ssq v ddq v ddq cas ras cs dq14 v dd we v ssq rfm v ref v ddq ck v ss a6 a8/ap v dd v ssq v ss dq19 dq16 dq18 v ddq v ssq rdqs2 wdqs2 v ssq dq21 dq20 v ddq v ssq dq23 dq22 v ssq reset v ss v dd v ddq a b c d f g h j e l m k n p t v r hyb18h256321af[l] 256-mbit gddr3 pin configuration data sheet 12 rev. 1.03, 2005-12 06302005-ses0-fm0m 2.1 ball definition and description table 2 ball description ball type detailed function clk, clk input clock: clk and clk are differential clock inputs. address and command inputs are latched on the positive edge of clk. gr aphics sdram outputs (rdqs, dqs) are referenced to clk. clk and clk are not interna lly terminated. cke input clock enable: cke high activates and cke low de activates the internal clock and input buffers. taking cke low provides power down. if all banks are precharged, this mode is called precharge power do wn and self refresh mode is entered if a auto refresh command is issued. if at least one bank is open, active power down mode is entered and no self refresh is allowed. all input receivers except clk, clk and cke are disabled during power down. in self refresh mode the clock receivers are disabled too. self refresh exit is performed by setting cke asynchronously high. exit of power down without self refresh is accomplished by se tting cke high with a positive edge of clk. the value of cke is latched asynchronously by reset during power on to determine the value of the termination resistor of the address and command inputs. cke is not allowed to go low during a rd, a wr or a snoop burst. cs input chip select: cs enables the command decoder when low and disables it when high. when the command decoder is disabled, new commands with the exception of dterdis are ignored, but internal operations continue. cs is one of the four command balls. ras , cas , we input command inputs: sampled at the positive edge of clk, cas , ras , and we define (together with cs ) the command to be executed. dq<0:31> i/o data input/output: the dq signals form the 32 bit data bus. during reads the balls are outputs and during writes they are inputs. data is transferred at both edges of rdqs. dm<0:3> input input data mask: the dm signals are input mask sign als for write data. data is masked when dm is sampled high with the write data . dm is sampled on both edges of wdqs. dm0 is for dq<0:7>, dm1 is for dq<8:15> , dm2 is for dq<16:23> and dm3 is for dq<24:31>. although dm balls are input-only, their loading is designed to match the dq and wdqs balls. rdqs<0:3> output read data strobes: rdqsx are unidirectional strobe signals. during reads the rdqsx are transmitted by the graphics sdram and edge-aligned with data. rdqs have preamble and postamble requirements. rdqs0 is for dq<0:7>, rdqs1 for dq<8:15>, rdqs2 for dq<16:23> and rdqs3 for dq<24:31>. wdqs<0:3> input write data strobes: wdqsx are unidirectional strobe signals. during writes the wdqsx are generated by the controller and center aligned with data. wdqs have preamble and postamble requirements. wdqs0 is for dq<0:7>, wdqs1 for dq<8:15>, wdqs2 for dq<16:23> and wdqs3 for dq<24:31>. ba<0:1> input bank address inputs: ba select to which internal ban k an activate, read, write or precharge command is being applied. ba ar e also used to distinguish between the mode register set and extende d mode register set commands. a<0:11> input address inputs: during activate, a0-a11 defines the row address. for read/write, a2-a7 and a9 defines the column address, and a8 defines the auto precharge bit. if a8 is high, the accessed bank is precharged after ex ecution of the column access. if a8 is low, auto precharge is disabled and t he bank remains active. sampled with precharge, a8 determines whether one bank is precharged (selected by ba<0:1>, a8 low) or all 4 banks are precharged (a8 high). during (extended) mode register set the address inputs define the register se ttings. a<0:11> are sampled with the positive edge of clk. data sheet 13 rev. 1.03, 2005-12 06302005-ses0-fm0m hyb18h256321af[l] 256-mbit gddr3 pin configuration 2.2 mirror function the gddr3 graphics ram provides a ball mirroring featur e that is enabled by applying a logic high on ball mf. this function allows for efficient rout ing in a clam shell configuration. depending of the logic stat e applied on mf, the command and address signals will be assigned to different balls. the default ball configuration (see figure 1 ) corresponds to mf = low. the dc level (high or low) must be applied on the mf pi n at power up and is not allowed to change after that. table 3 shows the ball assignment as a function of the logic state applied on mf. zq - odt impedance reference: the zq ball is used to control the odt impedance. reset input reset pin: the res pin is a v ddq cmos input. res is not internally terminated. when res is at low state the chip go es into full reset. the chip st ays in full reset until res goes to high state. the low to high transition of the res signal is used to latch the cke value to set the value of the termination resistor s of the address and command inputs. after exiting the full reset a complete initialization is required since the full reset sets the internal settings to default. mf input mirror function pin: the mf pin is a v ddq cmos input. this pin must be hardwired on board either to a power or to a ground plane. with mf set to high, the command and address pins are reassigned in order to allow for an easier routing on board for a back to back memory arrangement. sen input enables boundary scan functionality. if boundary sc an is not used pin should be constantly connected to gnd. v ref supply voltage reference: v ref is the reference voltage input. v dd , v ss supply power supply: power and ground for the internal logic. v ddq , v ssq supply i/o power supply: isolated power and ground for the output buffers to provide improved noise immunity. rfm - when the mf ball is tied lo w, rfm receiver is disabled and it recommended to be driven to a static low state. however, either static high or floati ng state on this pin will not cause any problem for the gddr3 sgram. when th e mf ball is tied high, ras(h3) becomes rfm due to mirror function and the receiver is disabled. it is recommended to be driven to a static low state. however, ei ther static high or floating st ate on this pin will not cause any problem for the gddr3 sgram. table 3 ball assignment with mirror mf logic state signal low high h3 h10 ras f4 f9 cas h9 h4 we f9 f4 cs h4 h9 cke k4 k9 a0 h2 h11 a1 k3 k10 a2 m4 m9 a3 table 2 ball description ball type detailed function hyb18h256321af[l] 256-mbit gddr3 pin configuration data sheet 14 rev. 1.03, 2005-12 06302005-ses0-fm0m k9 k4 a4 h11 h2 a5 k10 k3 a6 l9 l4 a7 k11 k2 a8 m9 m4 a9 k2 k11 a10 l4 l9 a11 g4 g9 ba0 g9 g4 ba1 table 3 ball assignment with mirror (cont?d) mf logic state signal low high data sheet 15 rev. 1.03, 2005-12 06302005-ses0-fm0m hyb18h256321af[l] 256-mbit gddr3 pin configuration 2.3 functional block diagram figure 2 functional block diagram & |