Part Number Hot Search : 
M100D ALPP0 L934NT SEMIX LXT388 TPA270 107M010 TA2012F
Product Description
Full Text Search
 

To Download S-25C020A0H-J8T2UD Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  s-25c010a/020a/040a h series www.sii-ic.com 105c operation spi serial e 2 prom for automotive ? seiko instruments inc., 2010 rev.2.0 _00_c seiko instruments inc. 1 the s-25c010a/020a/040a h series devices are high-temperat ure operation spi serial e 2 proms for automotive components. the s-25c010a/ 020a/040a h series has the c apacity of 1 k-bit, 2 k-bit, and 4 k-bit, and the organization is 128 words 8-bit, 256 words 8- bit, and 512 words 8-bit, respectively. page write and sequential read are available. ? features ? operating voltage range: read: 2.5 v to 5.5 v write: 2.5 v to 5.5 v ? operation frequency 6.5 mhz (4.5 v to 5.5 v) ? spi mode (0, 0) and (1, 1) ? page write: 16 bytes / page ? sequential read ? monitors write to the memory by a status register ? write protect: software, hardware protect area: 25%, 50%, 100% ? function to prevent malfunction by monitoring clock pulse ? write protect function duri ng the low power supply voltage ? cmos schmitt input ( cs , sck, si, wp , hold ) ? endurance: 10 6 cycles/word *1 (at + 85c) 8 10 5 cycles/word *1 (at + 105c) ? data retention: 100 years (at + 25c) 50 years (at + 105c) ? memory capacitance: s-25c010a 1 k-bit s-25c020a 2 k-bit s-25c040a 4 k-bit ? data before shipment: memory array ffh, bp1 = 0, bp0 = 0 ? lead-free, sn 100%, halogen-free *2 *1. for each address (word: 8-bit) *2. refer to ? ? product name structure ? for details. ? packages ? 8-pin sop (jedec) ? 8-pin tssop caution before using the product in medical equipment or automobile equipment including car audio, keyless entry and engine control unit, contact to sii is indispensable.
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 2 ? pin configurations 8-pin sop (jedec) top view table 1 pin no. symbol description 1 cs *1 chip select input 2 so serial data output 3 wp *1 write protect input 4 gnd ground 5 si *1 serial data input 6 sck *1 serial clock input 7 hold *1 hold input 8 vcc power supply *1. do not use it in high impedance. so cs 1 2 3 4 8 7 6 5 sck wp gnd si hold vcc figure 1 s-25c010a0h-j8t2ud S-25C020A0H-J8T2UD s-25c040a0h-j8t2ud remark 1. see dimensions for details of the package drawings. 2. please select products of environmental code = u for sn 100%, halogen-free products. 8-pin tssop top view table 2 pin no. symbol description 1 cs *1 chip select input 2 so serial data output 3 wp *1 write protect input 4 gnd ground 5 si *1 serial data input 6 sck *1 serial clock input 7 hold *1 hold input 8 vcc power supply *1. do not use it in high impedance. so cs wp gnd sck si hold vcc 1 2 3 4 8 7 6 5 figure 2 s-25c010a0h-t8t2ud s-25c020a0h-t8t2ud s-25c040a0h-t8t2ud
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 3 ? block diagram mode decoder status register address register data register wp cs hold si sck so vcc gnd memory cell array status memory cell array voltage detector read circuit clock counter y decoder x decoder input control circuit output control circuit step-up circuit page latch figure 3
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 4 ? absolute maximum ratings table 3 item symbol absolute maximum rating unit power supply voltage v cc ? 0.3 to + 7.0 v input voltage v in ? 0.3 to + 7.0 v output voltage v out ? 0.3 to v cc + 0.3 v operating ambient temperature t opr ? 40 to + 105 c storage temperature t stg ? 65 to + 150 c caution the absolute maximum ratings are rated values exceeding which the product could suffer physical damage. these values must theref ore not be exceeded under any conditions. ? recommended operating conditions table 4 item symbol condition min. max. unit read operation 2.5 5.5 v power supply voltage v cc write operation 2.5 5.5 v high level input voltage v ih v cc = 2.5 v to 5.5 v 0.7 v cc v cc + 1.0 v low level input voltage v il v cc = 2.5 v to 5.5 v ? 0.3 0.3 v cc v ? pin capacitance table 5 (ta = + 25c, f = 1.0 mhz, v cc = 5 v) item symbol condition min. max. unit input capacitance c in v in = 0 v ( cs , sck, si, wp , hold ) ? 8 pf output capacitance c out v out = 0 v (so) ? 10 pf ? endurance table 6 item symbol operating ambient temperature min. max. unit ? 40c to + 85c 10 6 ? cycles / word *1 endurance n w ? 40c to + 105c 8 10 5 ? cycles / word *1 *1. for each address (word: 8 bits) ? data retention table 7 item symbol operation ambient temperature min. max. unit + 25c 100 ? year data retention ? ? 40c to + 105c 50 ? year
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 5 ? dc electrical characteristics table 8 v cc = 2.5 v to 3.0 v f sck = 3.5 mhz v cc = 3.0 v to 4.5 v f sck = 5.0 mhz v cc = 4.5 v to 5.5 v f sck = 6.5 mhz item symbol condition min. max. min. max. min. max. unit current consumption (read) i cc1 no load at so pin ? 1.5 ? 2.0 ? 2.5 ma table 9 v cc = 2.5 v to 3.0 v f sck = 3.5 mhz v cc = 3.0 v to 4.5 v f sck = 5.0 mhz v cc = 4.5 v to 5.5 v f sck = 6.5 mhz item symbol condition min. max. min. max. min. max. unit current consumption (write) i cc2 no load at so pin ? 2.0 ? 2.5 ? 3.0 ma table 10 v cc = 2.5 v to 4.5 v v cc = 4.5 v to 5.5 v item symbol condition min. max. min. max. unit standby current consumption i sb cs = v cc , so = open other inputs are v cc or gnd ? 8.0 ? 10.0 a input leakage current i li v in = gnd to v cc ? 2.0 ? 2.0 a output leakage current i lo v out = gnd to v cc ? 2.0 ? 2.0 a v ol1 i ol = 2.0 ma ? ? ? 0.4 v low level output voltage v ol2 i ol = 1.5 ma ? 0.4 ? 0.4 v v oh1 i oh = ? 2.0 ma ? ? 0.8 v cc ? v high level output voltage v oh2 i oh = ? 0.4 ma 0.8 v cc ? 0.8 v cc ? v
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 6 ? ac electrical characteristics table 11 measurement conditions input pulse voltage 0.2 v cc to 0.8 v cc output reference voltage 0.5 v cc output load 100 pf table 12 v cc = 2.5 v to 5.5 v v cc = 3.0 v to 5.5 v v cc = 4.5 v to 5.5 v item symbol min. max. min. max. min. max. unit sck clock frequency f sck ? 3.5 ? 5.0 ? 6.5 mhz cs setup time during cs falling t css.cl 90 ? 90 ? 65 ? ns cs setup time during cs rising t css.ch 90 ? 90 ? 65 ? ns cs deselect time t cds 160 ? 140 ? 110 ? ns cs hold time during cs falling t csh.cl 90 ? 90 ? 65 ? ns cs hold time during cs rising t csh.ch 90 ? 90 ? 65 ? ns sck clock time ?h? *1 t high 125 ? 95 ? 65 ? ns sck clock time ?l? *1 t low 125 ? 95 ? 65 ? ns rising time of sck clock *2 t rsk ? 1 ? 1 ? 1 s falling time of sck clock *2 t fsk ? 1 ? 1 ? 1 s si data input setup time t ds 20 ? 20 ? 20 ? ns si data input hold time t dh 30 ? 30 ? 30 ? ns sck ?l? hold time during hold rising t skh.hh 70 ? 70 ? 45 ? ns sck ?l? hold time during hold fa lling t skh.hl 40 ? 40 ? 30 ? ns sck ?l? setup time during hold fa lling t sks.hl 0 ? 0 ? 0 ? ns sck ?l? setup time during hold rising t sks.hh 0 ? 0 ? 0 ? ns disable time of so output *2 t oz ? 100 ? 100 ? 75 ns delay time of so output t od ? 120 ? 90 ? 60 ns hold time of so output t oh 0 ? 0 ? 0 ? ns rising time of so output *2 t ro ? 80 ? 70 ? 50 ns falling time of so output *2 t fo ? 80 ? 70 ? 50 ns disable time of so output during hold falling *2 t oz.hl ? 100 ? 100 ? 75 ns delay time of so output during hold rising *2 t od.hh ? 80 ? 80 ? 60 ns wp setup time t ws1 0 ? 0 ? 0 ? ns wp hold time t wh1 0 ? 0 ? 0 ? ns wp release / setup time t ws2 0 ? 0 ? 0 ? ns wp release / hold time t wh2 150 ? 150 ? 100 ? ns *1. the clock cycle of the sck clock (frequency f sck ) is 1/f sck s. this clock cycle is determined by a combination of several ac characteristics. note that the clock cycle cannot be set as (1/f sck ) = t low (min.) + t high (min.) by minimizing the sck clock cycle time. *2. these are values of sample and not 100% tested.
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 7 table 13 v cc = 2.5 v to 5.5 v item symbol min. max. unit write time t pr ? 4.0 ms so t csh.cl sck cs si t css.cl t ds t dh msb in lsb in t csh.ch t css.ch t cds t fsk t rsk high-z figure 4 serial input timing so sck hold cs si t skh.hl t oz.hl t od.hh t skh.hh t sks.hl t sks.hh figure 5 hold timing
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 8 so sck cs si t high t oh t ro t oz t low t sck t od t fo t od t oh addr lsb in lsb out figure 6 serial output timing wp cs t wh1 t ws1 figure 7 valid timing in write protect wp cs t wh2 t ws2 figure 8 invalid timing in write protect
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 9 ? pin function 1. cs (chip select input) pin this is an input pin to set a chip in the select status. in t he ?h? input level, the device is in the non-select status and its output is high impedance. the devic e is in standby as long as it is not in write inside. the device goes in active by setting the chip select to ?l?. input any instruction code after pow er-on and a falling of chip select. 2. si (serial data input) pin this pin is to input serial data. this pin receives an in struction code, an address and writ e data. this pin latches data at rising edge of serial clock. 3. so (serial data output) pin this pin is to output serial data. the data output changes at falling edge of serial clock. 4. sck (serial clock input) pin this is a clock input pin to set the timing of serial data. an instruction code, an addre ss and write data are received at a rising edge of clock. data is output at falling edge of clock. 5. wp (write protect input) pin this is an input pin to protect memory data when write instruction (write, wrsr) is being input. by setting this pin to ?l?, the wel bit in the status register is set to ?l?. therefore s-25c010a/020a/040a does not write to the e 2 prom, however, it accepts other instructions. fix this pin ?h? or ?l? not to set it in the floating state. refer to ? ? protect operation? for details. 6. hold (hold input) pin this pin is used to pause serial communications wi thout setting the device in the non-select status. in the hold status, the serial output goes in high impedance, t he serial input and the serial clock go in ?don?t care?. during the hold operation, be sure to set the dev ice in active by setting the chip select ( cs pin) to ?l?. refer to ? ? hold operation ? for details.
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 10 ? instruction setting tables 14 and 15 are the lists of instructions for the s-25c010a/020a/040a. the inst ruction is able to be input by changing the cs pin ?h? to ?l?. input the instru ction in the msb first. each instruct ion code is organized with 1-byte as shown below. if the s-25c010a/020a/040a re ceives any invalid instruction code, the device goes in the non-select status. 1. s-25c010a/020a table 14 instruction set instruction code address data instruction operation sck input clock 1 to 8 sck input clock 9 to 16 sck input clock 17 to 24 wren write enable 0000 x110 ? ? wrdi write disable 0000 x100 ? ? rdsr read the status register 0000 x101 b7 to b0 output *1 ? wrsr write in the status r egister 0000 x001 b7 to b0 input ? read read memory data 0000 x011 a7 *2 to a0 d7 to d0 output *3 write write memory data 0000 x010 a7 *2 to a0 d7 to d0 input *1. sequential data reading is possible. *2. in the s-25c010a, a7 = don?t care because the address range is a6 to a0. *3. after outputting data in the specified addr ess, data in the following address is output. remark x = don?t care. 2. s-25c040a table 15 instruction set instruction code address data instruction operation sck input clock 1 to 8 sck input clock 9 to 16 sck input clock 17 to 24 wren write enable 0000 x110 ? ? wrdi write disable 0000 x100 ? ? rdsr read the status register 0000 x101 b7 to b0 output *1 ? wrsr write in the status r egister 0000 x001 b7 to b0 input ? read read memory data 0000 [a8 *2 ]011 a7 to a0 d7 to d0 output *3 write write memory data 0000 [a8 *2 ]010 a7 to a0 d7 to d0 input *1. sequential data reading is possible. *2. in the s-25c040a, assign bit a8 in the addre ss into the fifth bit in an instruction code. *3. after outputting data in the specified addr ess, data in the following address is output. remark x = don?t care.
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 11 ? operation 1. status register the status register?s organization is below. the status register can write and read by a specific instruction. 11 b7 b6 1 b5 1 b4 bp1 b3 bp0 b2 wel b1 wip b0 block protect write enable latch write in progress figure 9 organization of status register the status/control bits of the st atus register are as follows. 1.1 bp1, bp0 (b3, b2) : block protect bit bp1 and bp0 are composed of the nonvolatile bit. the ar ea size of software protect with respect to write instructions is defined by the bp1 and bp0 bits. rewriting these bits is possible by the wrsr instruction. to protect the memory area against the write instru ction, set either or both of bit bp1 and bp0 to ?1?. rewriting bit bp1 and bp0 is possible unless they are in hardware protect mode. refer to ? ? protect operation ? for details of ?block protect?. 1.2 wel (b1) : write enable latch bit wel shows the status of internal write enable latch. bit wel is set by the wren instruction only. if bit wel is ?1?, this is the status that write enable latch is set. if bit wel is ?0?, write enable latch is in reset, so that the s- 25c010a/020a/040a does not receive the write or wrsr in struction. bit wel is reset after these operations; ? the power supply voltage is dropping ? power-on ? after performing wrdi ? after the write operation by the wrsr instruction ? after the write operation by the write instruction ? after setting the wp pin to ?l?
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 12 1.3 wip (b0) : write in progress bit wip is a read only bit. it indicates whether the inter nal memory is in the write operation or not by the write or wrsr instruction. bit wip is ?1? during t he write operation but ?0? during any other status. figure 10 shows the usage example. d2 d1 d0 rdsr rdsr rdsr cs si wel, wip wel, wip wel, wip so write or wrsr instruction rdsr instruction rdsr instruction rdsr instruction t pr b p 1 b p 0 b p 1 b p 0 b p 1 b p 0 1111 11 1111 11 1111 00 figure 10 usage example of wel, wip bits during write
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 13 2. write enable (wren) before writing data (write and wrsr), be sure to set bit wr ite enable latch (wel). this instruction is to set bit wel. its operation is below. after selecting the device by the chip select ( cs ), input the instruction code from se rial data input (si). to set bit wel, set the device in the non-select status by cs at the 8th clock of the serial clock (sck). to cancel the wren instruction, input the clock different from a specified value (n = 8 clock) while cs is in ?l?. so sck wp cs si instruction high-z 12345678 high / low x remark x = don?t care. figure 11 wren operation
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 14 3. write disable (wrdi) the wrdi instruction is one of ways to reset bit write enable latch (wel). after selecting t he device by the chip select ( cs ), input the instruction code from serial data input (si). to reset bit wel, set the devic e in the non-select status by cs at the 8th clock of the seri al clock. to cancel the wrdi instruction, input the clock different from a specified value (n = 8 clock) while cs is in ?l?. bit wel is reset after the operations shown below. ? the power supply voltage is dropping ? power-on ? after performing wrdi ? after the completion of write operation by the wrsr instruction ? after the completion of write operation by the write instruction ? after setting the wp pin to ?l? so sck wp cs si instruction high-z 12345678 high / low x remark x = don?t care. figure 12 wrdi operation
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 15 4. read the status register (rdsr) reading data in the status regi ster is possible by the rdsr instruction. during the write operation, it is possible to confirm the progress by checking bit wip. set the chip select ( cs ) ?l? first. after that, input the instruction code from serial data input (si). t he status of bit in the status register is output from serial data output (so). sequent ial read is available for the status register. to stop the read cycle, set cs to ?h?. it is possible to read the status register always. the bits in it are valid and can be r ead by rdsr even in the write cycle. however, during the write cycle in pr ogress, nonvolatile bits bp1 and bp0 are fixed in a certain value. these updated values of bit can be obtained by inputting another new rds r instruction after the wr ite cycle has completed. contrarily, two of read only bits wel and wip are being updated while the write cycle is in progress. b7, b6, b5, and b4 are ?1? when they ar e read by the rdsr instruction. so sck wp cs si instruction high-z 12345678 high / low 9 10111213141516 outputs data in the status register b7 b6 b5 b7 b0 b1 b2 b3 b4 x remark x = don?t care. figure 13 rdsr operation
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 16 5. write in the status register (wrsr) the values of status register (bp1, bp0 ) can be rewritten by inputting the wrsr instruction. but b7, b6, b5, b4, b1, b0 of status register cannot be rewr itten. b7 to b4 are always ?1? w hen reading the status register. before inputting the wrsr instruction, set bit wel by the wren instruction. the operati on of wrsr is shown below. set the chip select ( cs ) ?l? first. after that, input the instruction c ode and data from serial data input (si). to start wrsr write (t pr ), set the chip select ( cs ) to ?h? after inputting data or befor e inputting a rising of the next serial clock. it is possible to confirm the operat ion status by reading the value of bit wip during wrsr write. bit wip is ?1? during write, ?0? during any other status. bi t wel is reset when write is completed. with the wrsr instruction, the val ues of bp1 and bp0; which determine the area size the users can handle as the read only memory; can be changed. when signal wp is ?l?, however, the wrsr instruction is not be performed (refer to ? ? protect operation ?). bits bp1 and bp0 keep the value which is the one prior to the wrsr instruction during the wrsr instruction. the newly updated value is changed when the wr sr instruction has completed. to cancel the wrsr instruction, input the clock different from a s pecified value (n = 16 clock) while cs is in ?l?. so sck wp cs si instruction high-z 12345678 high / low 9 10111213141516 inputs data in the status register b7 b6 b5 b0 b1 b2 b3 b4 x remark x = don?t care. figure 14 wrsr operation
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 17 6. read memory data (read) the read operation is shown below. i nput the instruction code and the address from serial data input (si) after inputting ?l? to the chip select ( cs ). the input address is loaded to the internal address counter, and data in the address is output from the serial data output (so). next, by inputting the serial clo ck (sck) keeping the chip select ( cs ) in ?l?, the address is automatically incremented so that data in the following address is sequentially output. the address counter rolls over to the first address by increment in the last address. to finish the read cycle, set cs to ?h?. it is possible to raise the chip se lect always during the cy cle. during write, the read instruction code is not be accepted or operated. so sck wp cs si instruction high-z 12345678 high / low 9 1011 1314151617 8-bit address a7 *1 a6 a5 a0 a1 a2 a3 outputs the first byte d4 d5 d6 d7 18 19 20 21 22 23 24 d0 d1 d2 d3 d7 outputs the second 12 x a4 *1 in the s-25c010a, a7 = don?t care because the address range is a6 to a0. remark x = don?t care. figure 15 read operation (s-25c010a/020a)
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 18 so sck wp cs si instruction high-z 12345678 high / low 9 1011 1314151617 8-bit address a7 a6 a5 a0 a1 a2 a3 outputs the first byte d4 d5 d6 d7 18 19 20 21 22 23 24 d0 d1 d2 d3 d7 outputs the second 12 a8 *1 a4 *1 in the s-25c040a, assign bit a8 in the address into the fifth bit in an instruction code. figure 16 read operation (s-25c040a)
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 19 7. write memory data (write) figures 17 and 18 show the timing charts when inputting 1-byte dat a. input the instructi on code, the address and data from serial data input (si) after inputting ?l? to the chip select ( cs ). to start write (t pr ), set the chip select ( cs ) to ?h? after inputting data or before inputting a rising of the next serial clock. bit wip and wel are reset to ?0? when write has completed. the s-25c010a/020a/040a can page write of 16 bytes. its function to trans mit data is as same as byte write basically, but it operates page write by receiving sequential 8-bit write dat a as much data as page size has. input the instruction code, the address and data from serial data input (si) after inputting ?l? in cs , as the write operation (page) shown in figures 19 and 20 . input the next data while keeping cs in ?l?. after that, repeat inputting data of 8- bit sequentially. at the end, by setting cs to ?h?, the write operation starts (t pr ). 4 of the lower bits in the address are automatically incremented ev ery time when receiving write data of 8-bit. thus, even if write data exceeds 16 bytes, t he higher bits in the address do not change. and lower 4 bits in the address roll over so that write data which is previously input is overwritten. these are cases when the write instru ction is not acc epted or operated. ? bit wel is not set to ?1? (not set to ?1? beforehand immediately before the write instruction) ? during write ? the address to be written is in the protect area by bp1 and bp0. ? the wp signal is in ?l?. to cancel the write instruction, input the clock different from a specified value (n = 16 + m 8 clocks) while cs is in ?l?.
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 20 so sck wp cs si instruction high-z high 8-bit address a7 *1 a6 a5 a0 a1 a2 a3 data byte 1 d4 d5 d6 d7 d0 d1 d2 d3 x a4 12345678 9 1011 1314151617 18 19 20 21 22 23 24 12 *1 in the s-25c010a, a7 = don?t care because the address range is a6 to a0. remark x = don?t care. figure 17 write operation (1 byte) (s-25c010a/020a) so sck wp cs si instruction high-z high 8-bit address a7 a6 a5 a0 a1 a2 a3 data byte 1 d4 d5 d6 d7 d0 d1 d2 d3 a8 *1 a4 12345678 9 1011 1314151617 18 19 20 21 22 23 24 12 *1 in the s-25c040a, assign bit a8 in the address into the fifth bit in an instruction code. figure 18 write operation (1 byte) (s-25c040a)
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 21 so sck wp cs si instruction high-z high 8-bit address a7 *1 a6 a5 data byte (n) x a4 1 2 3 4 5 6 7 8 9 1011 131415 161718192021 22 23 24 12 data byte (n+x) a0 a1 a2 d4 d5 d6 d7 d0 d1 d2 d3 a3 d0 d1 d2 d3 d4 *1 in the s-25c010a, a7 = don?t care because the address range is a6 to a0. remark x = don?t care. figure 19 write operation (page) (s-25c010a/020a) so sck wp cs si instruction high-z high 8-bit address a7 a6 a5 data byte (n) a8 *1 a4 1 2 3 4 5 6 7 8 9 1011 131415 161718192021 22 23 24 12 data byte (n + x) a0 a1 a2 d4 d5 d6 d7 d0 d1 d2 d3 a3 d0 d1 d2 d3 d4 *1 in the s-25c040a, assign bit a8 in the address into the fifth bit in an instruction code. figure 20 write operation (page) (s-25c040a)
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 22 ? protect operation table 16 shows the block settings of write protect. setting value in protect bits (bp1, bp0) in t he status register protect data in the area of all/50%/ 25% of the memory address. setting signal wp to ?l? provides the following settings. ? write protect for the write, wrsr instructions ? reset bit wel figures 7 and 8 show the valid timing in write prot ect and invalid timing in write protect. table 16 block settings of write protect status register address of write protect block bp1 bp0 area of write protect s-25c040a s-25c020a s-25c010a 0 0 0% none none none 0 1 25% 180h to 1ffh c0h to ffh 60h to 7fh 1 0 50% 100h to 1ffh 80h to ffh 40h to 7fh 1 1 100% 000h to 1ffh 00h to ffh 00h to 7fh
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 23 ? hold operation the hold operation is used to pause serial communications wi thout setting the device in t he non-select status. in the hold status, the serial data output goes in high impedance, and both of the serial data input and the serial clock go in ?don?t care?. be sure to set the chip select ( cs ) to ?l? to set the device in the se lect status during the hold status. generally, during the hold status, the device holds the select st atus. but if setting the device in the non-select status, the users can finish the operat ion even in progress. figure 21 shows the hold operation. set hold ( hold ) to ?l? when the serial clock (sck) is in ?l?, hold ( hold ) is switched at the same time the hol d status starts. if setting hold ( hold ) to ?h?, hold ( hold ) is switched at the same time the hold status ends. set hold ( hold ) to ?l? when the serial clock (sck) is in ?h?; t he hold status starts when t he serial clock goes in ?l? after hold ( hold ) is switched. if setting hold ( hold ) to ?h?, the hold status ends when the serial clock goes in ?l? after hold ( hold ) is switched. sck hold hold status hold status figure 21 hold operation
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 24 ? write protect function during the low power supply voltage the s-25c010a/020a/040a has a built-in detection circuit which operates wi th the low power supply voltage. the s- 25c010a/020a/040a cancels t he write operation (write, wrsr) when t he power supply voltage drops and power- on, at the same time, goes in the writ e protect status (wrdi) autom atically to reset bit wel. the detection voltage is 1.20 v typ., the release voltage is 1.35 v typ., and its hysteresis is approx. 0.15 v (refer to figure 22 ). to operate write, after the power suppl y voltage dropped once but rose to the vo ltage level which allows write again, be sure to set the write enable latch bit (w el) before operating write (write, wrsr). in the write operation, data in the address written during the low power supply voltage is not assured . cancel the write instruction set in write protect (wrdi) automatically release voltage ( + v det ) 1.35 v typ. hysteresis approx. 0.15 v detection voltage ( ? v det ) 1.20 v typ. power supply voltage figure 22 operation during low power supply voltage ? i/o pin 1. connection of input pin all input pins in s-25c010a/ 020a/040a have the cmos stru cture. do not set these pins in high impedance during operation when you design. especially, set the cs input in the non-select status ?h? during power-on/off and standby. the error write does not occur as long as the cs pin is in the non-sele ct status ?h?. set the cs pin to v cc via a resistor (the pull-up resistor of 10 k to 100 k ). to prevent the error for sure, it is recommended to set other input pins than the cs pin via a pull-up resistor. 2. equivalent circuit of input and output pin figures 23 and 24 show the equivalent circuits of input pi ns in s-25c010a/020a/040a . a pull-up and pull-down elements are not included in each input pi n, pay attention not to set it in the floating stat e when you design. figure 25 shows the equivalent circuit of the output pin. this pin has the tri-state out put of ?h? level/?l? level/high impedance.
105c operation spi serial e 2 prom for automotive rev.2.0 _00_c s-25c010a/020a/040a h series seiko instruments inc. 25 2. 1 input pin cs, sck figure 23 cs , sck pins si, wp, hold figure 24 si, wp , hold pins 2. 2 output pin so v cc figure 25 so pin 3. precaution for use ? absolute maximum ratings: do not operate these ics in excess of the absolute maxi mum ratings (as listed on the data sheet). exceeding the supply voltage rating can cause latch-up. ? operations with moisture on the s-25c010a/020a/040a pins may occur malf unction by short-circuit between pins. especially, in occasions like picking the s-25c010a/020a /040a up from low temper ature tank during the evaluation. be sure that not rema in frost on the s-25c010a/ 020a/040a?s pins to prev ent malfunction by short- circuit. also attention should be paid in using on environmen t, which is easy to dew for the same reason.
105c operation spi serial e 2 prom for automotive s-25c010a/020a/040a h series rev.2.0 _00_c seiko instruments inc. 26 ? precaution do not apply an electrostatic discharge to this ic that ex ceeds the performance ratings of the built-in electrostatic protection circuit. sii claims no responsibility for any and all disputes arisi ng out of or in connection wi th any infringement of the products including this ic upon patents owned by a third party. ? product name structure 1. product name s-25cxxxa 0h ? xxxx u d environmental code u: lead-free (sn 100%), halogen-free product name s-25c010a : 1 k-bit s-25c020a : 2 k-bit s-25c040a : 4 k-bit fixed package name (abbreviation) and ic packing specification j8t2: 8-pin sop (jedec), tape t8t2: 8-pin tssop, tape burn-in type d: wafer burn-in remark please contact our sales office for products with product name structure ot her than those specified above. 2. package drawing code package name package tape reel 8-pin sop (jedec) fj008-a-p-sd fj008-d-c-sd fj008-d-r-s1 8-pin tssop ft008-a-p-sd ft008-e-c-sd ft008-e-r-s1

   
        !" 
 #$% & $% %$  # %
  
   %   # '$% '%%$% ($% $ $ %)*+ ,&$ $%  !" -- " #$./"01#$2   *   */      
  
   34 #5 $% (%$% ,) $% '($ '$  !" 6* 7-- *870" *6/*    96  9    9  
 
          !!    !! !"#  $ % & %  ' ($ '# ! ! ) $  
 
    *!$$#  $ ' #  $  # ! *!$$ & !   $ +)), %#  $ ! ) $  ) # !  --   
.  ./  
 !  
 ! & )  ' (( 
 
    0.1 --.213  .0/. '# $ *!%# $ *'!#  !%)#! !"$#! )5 67  4 0  4 !!   4 !!
www.sii-ic.com ? the information described herein is subject to change without notice. ? seiko instruments inc. is not responsible for any pr oblems caused by circuits or diagrams described herein whose related industrial properties, patents, or ot her rights belong to third parties. the application circuit examples explain typical applications of the products, and do not guarant ee the success of any specific mass-production design. ? when the products described herein are regulated produ cts subject to the wassenaar arrangement or other agreements, they may not be exported without authoriz ation from the appropriate governmental authority. ? use of the information described he rein for other purposes and/or repr oduction or copying without the express permission of seiko instrum ents inc. is strictly prohibited. ? the products described herein cannot be used as par t of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of seiko instruments inc. ? although seiko instruments inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may oc cur. the user of these products should therefore give thorough consideration to safety design, in cluding redundancy, fire-prevention measures, and malfunction prevention, to prevent any accident s, fires, or community damage that may ensue.


▲Up To Search▲   

 
Price & Availability of S-25C020A0H-J8T2UD

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X